Cargando…
Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique
The electronics associated to the particle detectors of the Large Hadron Collider (LHC), under construction at CERN, will operate in a very harsh radiation environment. Most of the microelectronics components developed for the first generation of LHC experiments have been designed with very precise...
Autor principal: | |
---|---|
Lenguaje: | fre |
Publicado: |
Institut National Polytechnique de Grenoble
2007
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1090805 |
_version_ | 1780913757066625024 |
---|---|
author | Bonacini, Sandro |
author_facet | Bonacini, Sandro |
author_sort | Bonacini, Sandro |
collection | CERN |
description | The electronics associated to the particle detectors of the Large Hadron Collider (LHC), under construction at CERN, will operate in a very harsh radiation environment. Most of the microelectronics components developed for the first generation of LHC experiments have been designed with very precise experiment-specific goals and are hardly adaptable to other applications. Commercial Off-The-Shelf (COTS) components cannot be used in the vicinity of particle collision due to their poor radiation tolerance. This thesis is a contribution to the effort to cover the need for radiation-tolerant SEU-robust programmable components for application in High Energy Physics (HEP) experiments. Two components are under development: a Programmable Logic Device (PLD) and a Field-Programmable Gate Array (FPGA). The PLD is a fuse-based, 10-input, 8-I/O general architecture device in 0.25 micron CMOS technology. The FPGA under development is instead a 32x32 logic block array, equivalent to ~25k gates, in 0.13 micron CMOS. This work focussed also on the research for an SEU-robust register in both the mentioned technologies. The SEU-robust register is employed as a user data flip-flop in the FPGA and PLD designs and as a configuration cell as well in the FPGA design. |
id | cern-1090805 |
institution | Organización Europea para la Investigación Nuclear |
language | fre |
publishDate | 2007 |
publisher | Institut National Polytechnique de Grenoble |
record_format | invenio |
spelling | cern-10908052019-09-30T06:29:59Zhttp://cds.cern.ch/record/1090805freBonacini, SandroDéveloppement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométriqueComputing and ComputersDetectors and Experimental TechniquesEngineeringThe electronics associated to the particle detectors of the Large Hadron Collider (LHC), under construction at CERN, will operate in a very harsh radiation environment. Most of the microelectronics components developed for the first generation of LHC experiments have been designed with very precise experiment-specific goals and are hardly adaptable to other applications. Commercial Off-The-Shelf (COTS) components cannot be used in the vicinity of particle collision due to their poor radiation tolerance. This thesis is a contribution to the effort to cover the need for radiation-tolerant SEU-robust programmable components for application in High Energy Physics (HEP) experiments. Two components are under development: a Programmable Logic Device (PLD) and a Field-Programmable Gate Array (FPGA). The PLD is a fuse-based, 10-input, 8-I/O general architecture device in 0.25 micron CMOS technology. The FPGA under development is instead a 32x32 logic block array, equivalent to ~25k gates, in 0.13 micron CMOS. This work focussed also on the research for an SEU-robust register in both the mentioned technologies. The SEU-robust register is employed as a user data flip-flop in the FPGA and PLD designs and as a configuration cell as well in the FPGA design.Institut National Polytechnique de GrenobleCERN-THESIS-2008-019oai:cds.cern.ch:10908052007 |
spellingShingle | Computing and Computers Detectors and Experimental Techniques Engineering Bonacini, Sandro Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title | Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title_full | Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title_fullStr | Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title_full_unstemmed | Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title_short | Développement de circuits logiques programmables résistants aux alas logiques en technologie CMOS submicrométrique |
title_sort | développement de circuits logiques programmables résistants aux alas logiques en technologie cmos submicrométrique |
topic | Computing and Computers Detectors and Experimental Techniques Engineering |
url | http://cds.cern.ch/record/1090805 |
work_keys_str_mv | AT bonacinisandro developpementdecircuitslogiquesprogrammablesresistantsauxalaslogiquesentechnologiecmossubmicrometrique |