Cargando…

Development of the ASICs for the NA62 pixel Gigatracker

We present the ASIC development for the readout electronics of the Gigatracker pixel detector of NA62. Specifications of this detector are challenging in terms of timing precision with a hit time stamp accuracy of 100 ps and a peak hit rate of 50 Mhits/cm2/s. A timing precision and hit rate are more...

Descripción completa

Detalles Bibliográficos
Autor principal: Jarron, P
Lenguaje:eng
Publicado: CERN 2008
Materias:
Acceso en línea:https://dx.doi.org/10.5170/CERN-2008-008.90
http://cds.cern.ch/record/1158509
_version_ 1780915804973301760
author Jarron, P
author_facet Jarron, P
author_sort Jarron, P
collection CERN
description We present the ASIC development for the readout electronics of the Gigatracker pixel detector of NA62. Specifications of this detector are challenging in terms of timing precision with a hit time stamp accuracy of 100 ps and a peak hit rate of 50 Mhits/cm2/s. A timing precision and hit rate are more than one order of magnitude faster than pixel LHC readout ASIC. The research for pixel cell design and the readout architectures are following two approaches, which are presented and discussed in this paper. Presently demonstrator prototypes are under development and SPICE simulation results of the frontend, the readout strategy and and the pixelcolumn are also presented and discussed.
id cern-1158509
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2008
publisher CERN
record_format invenio
spelling cern-11585092019-09-30T06:29:59Zdoi:10.5170/CERN-2008-008.90http://cds.cern.ch/record/1158509engJarron, PDevelopment of the ASICs for the NA62 pixel GigatrackerDetectors and Experimental TechniquesWe present the ASIC development for the readout electronics of the Gigatracker pixel detector of NA62. Specifications of this detector are challenging in terms of timing precision with a hit time stamp accuracy of 100 ps and a peak hit rate of 50 Mhits/cm2/s. A timing precision and hit rate are more than one order of magnitude faster than pixel LHC readout ASIC. The research for pixel cell design and the readout architectures are following two approaches, which are presented and discussed in this paper. Presently demonstrator prototypes are under development and SPICE simulation results of the frontend, the readout strategy and and the pixelcolumn are also presented and discussed.CERNoai:cds.cern.ch:11585092008
spellingShingle Detectors and Experimental Techniques
Jarron, P
Development of the ASICs for the NA62 pixel Gigatracker
title Development of the ASICs for the NA62 pixel Gigatracker
title_full Development of the ASICs for the NA62 pixel Gigatracker
title_fullStr Development of the ASICs for the NA62 pixel Gigatracker
title_full_unstemmed Development of the ASICs for the NA62 pixel Gigatracker
title_short Development of the ASICs for the NA62 pixel Gigatracker
title_sort development of the asics for the na62 pixel gigatracker
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.5170/CERN-2008-008.90
http://cds.cern.ch/record/1158509
work_keys_str_mv AT jarronp developmentoftheasicsforthena62pixelgigatracker