Cargando…

Status Report on the LOC ASIC

Based on a commercially available 0.25 μm Silicon on Sapphire CMOS technology, we are developing the LOC ASIC for high speed serial data transmission in the front-end electronics systems of the ATLAS upgrade for the SLHC1. Evaluation of this technology for applications in the SLHC, based on a dedica...

Descripción completa

Detalles Bibliográficos
Autor principal: Ye, J
Lenguaje:eng
Publicado: CERN 2008
Materias:
Acceso en línea:https://dx.doi.org/10.5170/CERN-2008-008.107
http://cds.cern.ch/record/1158512
_version_ 1780915805605593088
author Ye, J
author_facet Ye, J
author_sort Ye, J
collection CERN
description Based on a commercially available 0.25 μm Silicon on Sapphire CMOS technology, we are developing the LOC ASIC for high speed serial data transmission in the front-end electronics systems of the ATLAS upgrade for the SLHC1. Evaluation of this technology for applications in the SLHC, based on a dedicated test chip, has been performed with irradiation tests in gamma (Co-60) and in 230 MeV proton beams. Test results indicate that this may be a candidate technology of ASIC developments for the SLHC. More thorough evaluation tests will be carried out under another R&D program supported through the Advanced Detector Research (ADR) from the Department of Energy. Characterization tests on the first prototype serializer, LOC1, have been carried out in lab. Based on the lessons learned from this chip, we propose a new architecture design of the second prototype, LOC2, aiming for a serial data rate in the range of 5 Gbps. Simulation on key components of LOC2 are being carried out and the results we have so far are presented in this note. LOC2 is scheduled to be submitted for fabrication in the first half of 2009.
id cern-1158512
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2008
publisher CERN
record_format invenio
spelling cern-11585122019-09-30T06:29:59Zdoi:10.5170/CERN-2008-008.107http://cds.cern.ch/record/1158512engYe, JStatus Report on the LOC ASICDetectors and Experimental TechniquesBased on a commercially available 0.25 μm Silicon on Sapphire CMOS technology, we are developing the LOC ASIC for high speed serial data transmission in the front-end electronics systems of the ATLAS upgrade for the SLHC1. Evaluation of this technology for applications in the SLHC, based on a dedicated test chip, has been performed with irradiation tests in gamma (Co-60) and in 230 MeV proton beams. Test results indicate that this may be a candidate technology of ASIC developments for the SLHC. More thorough evaluation tests will be carried out under another R&D program supported through the Advanced Detector Research (ADR) from the Department of Energy. Characterization tests on the first prototype serializer, LOC1, have been carried out in lab. Based on the lessons learned from this chip, we propose a new architecture design of the second prototype, LOC2, aiming for a serial data rate in the range of 5 Gbps. Simulation on key components of LOC2 are being carried out and the results we have so far are presented in this note. LOC2 is scheduled to be submitted for fabrication in the first half of 2009.CERNoai:cds.cern.ch:11585122008
spellingShingle Detectors and Experimental Techniques
Ye, J
Status Report on the LOC ASIC
title Status Report on the LOC ASIC
title_full Status Report on the LOC ASIC
title_fullStr Status Report on the LOC ASIC
title_full_unstemmed Status Report on the LOC ASIC
title_short Status Report on the LOC ASIC
title_sort status report on the loc asic
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.5170/CERN-2008-008.107
http://cds.cern.ch/record/1158512
work_keys_str_mv AT yej statusreportonthelocasic