Cargando…

Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger

Many High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at \sim 1 Gb/s with a deterministic latency, fixed after each power up or...

Descripción completa

Detalles Bibliográficos
Autores principales: Aloisio, Alberto, Cevenini, Francesco, Giordano, Raffaele, Izzo, Vincenzo
Lenguaje:eng
Publicado: 2009
Materias:
Acceso en línea:http://cds.cern.ch/record/1194534
_version_ 1780916855045619712
author Aloisio, Alberto
Cevenini, Francesco
Giordano, Raffaele
Izzo, Vincenzo
author_facet Aloisio, Alberto
Cevenini, Francesco
Giordano, Raffaele
Izzo, Vincenzo
author_sort Aloisio, Alberto
collection CERN
description Many High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at \sim 1 Gb/s with a deterministic latency, fixed after each power up or reset of the link. Despite this unique timing feature, Agilent discontinued the production and no compatible commercial off-the-shelf chip-sets are available. The ATLAS Level-1 Muon trigger includes some serial links based on GLink in order to transfer data from the detector to the counting room. The transmission side of the links will not be upgraded, however a replacement for the receivers in the counting room in case of failures is needed. In this paper, we present a solution to replace GLink transmitters and receivers. Our design is based on the gigabit serial IO (GTP) embedded in a Xilinx Virtex 5 Field Programmable Gate Array (FPGA). We present the architecture and we discuss parameters of the implementation such as latency and resource occupation. We compare the GLink chip-set and the GTP-based emulator in terms of latency, eye diagram and power dissipation.
id cern-1194534
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2009
record_format invenio
spelling cern-11945342019-09-30T06:29:59Zhttp://cds.cern.ch/record/1194534engAloisio, AlbertoCevenini, FrancescoGiordano, RaffaeleIzzo, VincenzoEmulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon TriggerDetectors and Experimental TechniquesMany High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at \sim 1 Gb/s with a deterministic latency, fixed after each power up or reset of the link. Despite this unique timing feature, Agilent discontinued the production and no compatible commercial off-the-shelf chip-sets are available. The ATLAS Level-1 Muon trigger includes some serial links based on GLink in order to transfer data from the detector to the counting room. The transmission side of the links will not be upgraded, however a replacement for the receivers in the counting room in case of failures is needed. In this paper, we present a solution to replace GLink transmitters and receivers. Our design is based on the gigabit serial IO (GTP) embedded in a Xilinx Virtex 5 Field Programmable Gate Array (FPGA). We present the architecture and we discuss parameters of the implementation such as latency and resource occupation. We compare the GLink chip-set and the GTP-based emulator in terms of latency, eye diagram and power dissipation.ATL-DAQ-PROC-2009-026oai:cds.cern.ch:11945342009-07-30
spellingShingle Detectors and Experimental Techniques
Aloisio, Alberto
Cevenini, Francesco
Giordano, Raffaele
Izzo, Vincenzo
Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title_full Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title_fullStr Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title_full_unstemmed Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title_short Emulating the GLink Chip-Set with FPGA Serial Transceivers in the ATLAS Level-1 Muon Trigger
title_sort emulating the glink chip-set with fpga serial transceivers in the atlas level-1 muon trigger
topic Detectors and Experimental Techniques
url http://cds.cern.ch/record/1194534
work_keys_str_mv AT aloisioalberto emulatingtheglinkchipsetwithfpgaserialtransceiversintheatlaslevel1muontrigger
AT ceveninifrancesco emulatingtheglinkchipsetwithfpgaserialtransceiversintheatlaslevel1muontrigger
AT giordanoraffaele emulatingtheglinkchipsetwithfpgaserialtransceiversintheatlaslevel1muontrigger
AT izzovincenzo emulatingtheglinkchipsetwithfpgaserialtransceiversintheatlaslevel1muontrigger