Cargando…
LHCb: Hardware Data Injector
The LHCb High Level Trigger and Data Acquisition system selects about 2 kHz of events out of the 1 MHz of events, which have been selected previously by the first-level hardware trigger. The selected events are consolidated into files and then sent to permanent storage for subsequent analysis on the...
Autores principales: | , , |
---|---|
Lenguaje: | eng |
Publicado: |
2009
|
Acceso en línea: | http://cds.cern.ch/record/1209644 |
_version_ | 1780917989036523520 |
---|---|
author | Delord, V Garnier, J Neufeld, N |
author_facet | Delord, V Garnier, J Neufeld, N |
author_sort | Delord, V |
collection | CERN |
description | The LHCb High Level Trigger and Data Acquisition system selects about 2 kHz of events out of the 1 MHz of events, which have been selected previously by the first-level hardware trigger. The selected events are consolidated into files and then sent to permanent storage for subsequent analysis on the Grid. The goal of the upgrade of the LHCb readout is to lift the limitation to 1 MHz. This means speeding up the DAQ to 40 MHz. Such a DAQ system will certainly employ 10 Gigabit or technologies and might also need new networking protocols: a customized TCP or proprietary solutions. A test module is being presented, which integrates in the existing LHCb infrastructure. It is a 10-Gigabit traffic generator, flexible enough to generate LHCb's raw data packets using dummy data or simulated data. These data are seen as real data coming from sub-detectors by the DAQ. The implementation is based on an FPGA using 10 Gigabit Ethernet interface. This module is integrated in the experiment control system. The architecture, implementation, and performance results of the solution will be presented. |
id | cern-1209644 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2009 |
record_format | invenio |
spelling | cern-12096442019-09-30T06:29:59Zhttp://cds.cern.ch/record/1209644engDelord, VGarnier, JNeufeld, NLHCb: Hardware Data InjectorThe LHCb High Level Trigger and Data Acquisition system selects about 2 kHz of events out of the 1 MHz of events, which have been selected previously by the first-level hardware trigger. The selected events are consolidated into files and then sent to permanent storage for subsequent analysis on the Grid. The goal of the upgrade of the LHCb readout is to lift the limitation to 1 MHz. This means speeding up the DAQ to 40 MHz. Such a DAQ system will certainly employ 10 Gigabit or technologies and might also need new networking protocols: a customized TCP or proprietary solutions. A test module is being presented, which integrates in the existing LHCb infrastructure. It is a 10-Gigabit traffic generator, flexible enough to generate LHCb's raw data packets using dummy data or simulated data. These data are seen as real data coming from sub-detectors by the DAQ. The implementation is based on an FPGA using 10 Gigabit Ethernet interface. This module is integrated in the experiment control system. The architecture, implementation, and performance results of the solution will be presented.Poster-2009-127oai:cds.cern.ch:12096442009-09-21 |
spellingShingle | Delord, V Garnier, J Neufeld, N LHCb: Hardware Data Injector |
title | LHCb: Hardware Data Injector |
title_full | LHCb: Hardware Data Injector |
title_fullStr | LHCb: Hardware Data Injector |
title_full_unstemmed | LHCb: Hardware Data Injector |
title_short | LHCb: Hardware Data Injector |
title_sort | lhcb: hardware data injector |
url | http://cds.cern.ch/record/1209644 |
work_keys_str_mv | AT delordv lhcbhardwaredatainjector AT garnierj lhcbhardwaredatainjector AT neufeldn lhcbhardwaredatainjector |