Cargando…
Low Power SoC Design
The design of Low Power Systems-on-Chips (SoC) in very deep submicron technologies becomes a very complex task that has to bridge very high level system description with low-level considerations due to technology defaults and variations and increasing system and circuit complexity. This paper descri...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
CERN
2009
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.5170/CERN-2009-006.359 http://cds.cern.ch/record/1235839 |
_version_ | 1780918554902659072 |
---|---|
author | Piguet, Christian |
author_facet | Piguet, Christian |
author_sort | Piguet, Christian |
collection | CERN |
description | The design of Low Power Systems-on-Chips (SoC) in very deep submicron technologies becomes a very complex task that has to bridge very high level system description with low-level considerations due to technology defaults and variations and increasing system and circuit complexity. This paper describes the major low-level issues, such as dynamic and static power consumption, temperature, technology variations, interconnect, DFM, reliability and yield, and their impact on high-level design, such as the design of multi-Vdd, fault-tolerant, redundant or adaptive chip architectures. Some very low power System-on-Chip (SoC) will be presented in three domains: wireless sensor networks, vision sensors and mobile TV. |
id | cern-1235839 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2009 |
publisher | CERN |
record_format | invenio |
spelling | cern-12358392019-09-30T06:29:59Zdoi:10.5170/CERN-2009-006.359http://cds.cern.ch/record/1235839engPiguet, ChristianLow Power SoC DesignEngineeringThe design of Low Power Systems-on-Chips (SoC) in very deep submicron technologies becomes a very complex task that has to bridge very high level system description with low-level considerations due to technology defaults and variations and increasing system and circuit complexity. This paper describes the major low-level issues, such as dynamic and static power consumption, temperature, technology variations, interconnect, DFM, reliability and yield, and their impact on high-level design, such as the design of multi-Vdd, fault-tolerant, redundant or adaptive chip architectures. Some very low power System-on-Chip (SoC) will be presented in three domains: wireless sensor networks, vision sensors and mobile TV.CERNoai:cds.cern.ch:12358392009 |
spellingShingle | Engineering Piguet, Christian Low Power SoC Design |
title | Low Power SoC Design |
title_full | Low Power SoC Design |
title_fullStr | Low Power SoC Design |
title_full_unstemmed | Low Power SoC Design |
title_short | Low Power SoC Design |
title_sort | low power soc design |
topic | Engineering |
url | https://dx.doi.org/10.5170/CERN-2009-006.359 http://cds.cern.ch/record/1235839 |
work_keys_str_mv | AT piguetchristian lowpowersocdesign |