Cargando…
An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger
Many High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at ∼ 1 Gb/s with a deterministic latency, fixed after each power up or res...
Autores principales: | , , , |
---|---|
Lenguaje: | eng |
Publicado: |
CERN
2009
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.5170/CERN-2009-006.509 http://cds.cern.ch/record/1237797 |
_version_ | 1780918681911427072 |
---|---|
author | Aloisio, A Cevenini, F Giordano, R Izzo, V |
author_facet | Aloisio, A Cevenini, F Giordano, R Izzo, V |
author_sort | Aloisio, A |
collection | CERN |
description | Many High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at ∼ 1 Gb/s with a deterministic latency, fixed after each power up or reset of the link. Despite this unique timing feature, Agilent discontinued the production and no compatible commercial off-the-shelf chip-sets are available. The ATLAS Level-1 Muon trigger includes some serial links based on GLink in order to transfer data from the detector to the counting room. The transmission side of the links will not be upgraded, however a replacement for the receivers in the counting room in case of failures is needed. In this paper, we present a solution to replace GLink transmitters and/or receivers. Our design is based on the gigabit serial IO (GTP) embedded in a Xilinx Virtex 5 Field Programmable Gate Array (FPGA).We present the architecture and we discuss parameters of the implementation such as latency and resource occupation. We compare the GLink chip-set and the GTP-based emulator in terms of latency, eye diagram and power dissipation. |
id | cern-1237797 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2009 |
publisher | CERN |
record_format | invenio |
spelling | cern-12377972019-09-30T06:29:59Zdoi:10.5170/CERN-2009-006.509http://cds.cern.ch/record/1237797engAloisio, ACevenini, FGiordano, RIzzo, VAn FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon TriggerDetectors and Experimental TechniquesMany High Energy Physics experiments based their serial links on the Agilent HDMP-1032/34A serializer/deserializer chip-set (or GLink). This success was mainly due to the fact that this pair of chips was able to transfer data at ∼ 1 Gb/s with a deterministic latency, fixed after each power up or reset of the link. Despite this unique timing feature, Agilent discontinued the production and no compatible commercial off-the-shelf chip-sets are available. The ATLAS Level-1 Muon trigger includes some serial links based on GLink in order to transfer data from the detector to the counting room. The transmission side of the links will not be upgraded, however a replacement for the receivers in the counting room in case of failures is needed. In this paper, we present a solution to replace GLink transmitters and/or receivers. Our design is based on the gigabit serial IO (GTP) embedded in a Xilinx Virtex 5 Field Programmable Gate Array (FPGA).We present the architecture and we discuss parameters of the implementation such as latency and resource occupation. We compare the GLink chip-set and the GTP-based emulator in terms of latency, eye diagram and power dissipation.CERNoai:cds.cern.ch:12377972009 |
spellingShingle | Detectors and Experimental Techniques Aloisio, A Cevenini, F Giordano, R Izzo, V An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title | An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title_full | An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title_fullStr | An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title_full_unstemmed | An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title_short | An FPGA-based Emulation of the G-Link Chip-Set for the ATLAS Level-1 Barrel Muon Trigger |
title_sort | fpga-based emulation of the g-link chip-set for the atlas level-1 barrel muon trigger |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.5170/CERN-2009-006.509 http://cds.cern.ch/record/1237797 |
work_keys_str_mv | AT aloisioa anfpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT ceveninif anfpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT giordanor anfpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT izzov anfpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT aloisioa fpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT ceveninif fpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT giordanor fpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger AT izzov fpgabasedemulationoftheglinkchipsetfortheatlaslevel1barrelmuontrigger |