Cargando…

Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers

TileCal is the hadronic calorimeter of the ATLAS experiment in the LHC (CERN). Its Read-Out Drivers (RODs) process, in real time, the digitized information coming from the front-end electronics and send it to the Read-Out System. Data processing in the ROD boards is performed in Processing Unit Mezz...

Descripción completa

Detalles Bibliográficos
Autores principales: Moreno, P, Carrió, F, Castillo, V, Ferrer, A, Fiorini, L, González, V, Higón, E, Sanchis, E, Solans, C, Valero, A, Valls, J
Lenguaje:eng
Publicado: 2011
Materias:
Acceso en línea:http://cds.cern.ch/record/1398655
_version_ 1780923564271075328
author Moreno, P
Carrió, F
Castillo, V
Ferrer, A
Fiorini, L
González, V
Higón, E
Sanchis, E
Solans, C
Valero, A
Valls, J
author_facet Moreno, P
Carrió, F
Castillo, V
Ferrer, A
Fiorini, L
González, V
Higón, E
Sanchis, E
Solans, C
Valero, A
Valls, J
author_sort Moreno, P
collection CERN
description TileCal is the hadronic calorimeter of the ATLAS experiment in the LHC (CERN). Its Read-Out Drivers (RODs) process, in real time, the digitized information coming from the front-end electronics and send it to the Read-Out System. Data processing in the ROD boards is performed in Processing Unit Mezzanine Cards that use commercial DSPs to run the Optimal Filtering (OF) algorithms. Present-day FPGAs contain hardware DSP blocks, giving the designers the possibility to implement these algorithms in a very efficient way while exploiting the flexibility that these devices provide. A prototype of a FPGA-based Mezzanine Processing Unit card has been developed to perform studies about the implementation of the Optimal Filtering algorithms in a low cost FPGA. It has been designed to be fully compatible with the present-system, but is also suitable for studying the possibilities of providing extended functionalities.
id cern-1398655
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2011
record_format invenio
spelling cern-13986552019-09-30T06:29:59Zhttp://cds.cern.ch/record/1398655engMoreno, PCarrió, FCastillo, VFerrer, AFiorini, LGonzález, VHigón, ESanchis, ESolans, CValero, AValls, JOptimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out DriversDetectors and Experimental TechniquesTileCal is the hadronic calorimeter of the ATLAS experiment in the LHC (CERN). Its Read-Out Drivers (RODs) process, in real time, the digitized information coming from the front-end electronics and send it to the Read-Out System. Data processing in the ROD boards is performed in Processing Unit Mezzanine Cards that use commercial DSPs to run the Optimal Filtering (OF) algorithms. Present-day FPGAs contain hardware DSP blocks, giving the designers the possibility to implement these algorithms in a very efficient way while exploiting the flexibility that these devices provide. A prototype of a FPGA-based Mezzanine Processing Unit card has been developed to perform studies about the implementation of the Optimal Filtering algorithms in a low cost FPGA. It has been designed to be fully compatible with the present-system, but is also suitable for studying the possibilities of providing extended functionalities.ATL-TILECAL-PROC-2011-019oai:cds.cern.ch:13986552011-11-15
spellingShingle Detectors and Experimental Techniques
Moreno, P
Carrió, F
Castillo, V
Ferrer, A
Fiorini, L
González, V
Higón, E
Sanchis, E
Solans, C
Valero, A
Valls, J
Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title_full Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title_fullStr Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title_full_unstemmed Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title_short Optimal Filtering Algorithm implementation in FPGAs for the ATLAS TileCal Read-Out Drivers
title_sort optimal filtering algorithm implementation in fpgas for the atlas tilecal read-out drivers
topic Detectors and Experimental Techniques
url http://cds.cern.ch/record/1398655
work_keys_str_mv AT morenop optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT carriof optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT castillov optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT ferrera optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT fiorinil optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT gonzalezv optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT higone optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT sanchise optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT solansc optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT valeroa optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers
AT vallsj optimalfilteringalgorithmimplementationinfpgasfortheatlastilecalreadoutdrivers