Cargando…

Robust SRAM Designs and Analysis

This book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging devices, such as Tunnel FETs. Since process variability is an ongoing challenge in large memory arrays, this book highlights the most popular...

Descripción completa

Detalles Bibliográficos
Autores principales: Singh, Jawar, Mohanty, Saraju P, Pradhan, Dhiraj K
Lenguaje:eng
Publicado: Springer 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-0818-5
http://cds.cern.ch/record/1500172
_version_ 1780926853528158208
author Singh, Jawar
Mohanty, Saraju P
Pradhan, Dhiraj K
author_facet Singh, Jawar
Mohanty, Saraju P
Pradhan, Dhiraj K
author_sort Singh, Jawar
collection CERN
description This book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging devices, such as Tunnel FETs. Since process variability is an ongoing challenge in large memory arrays, this book highlights the most popular SRAM bitcell topologies (benchmark circuits) that mitigate variability, along with exhaustive analysis. Experimental simulation setups are also included, which cover nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis. Emphasis is placed throughout the book on the various trade-offs for achieving a best SRAM bitcell design. Provides a complete and concise introduction to SRAM bitcell design and analysis; Offers techniques to face nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis; Includes simulation set-ups for extracting different design metrics for CMOS technology and emerging devices; Emphasizes different trade-offs for achieving the best possible SRAM bitcell design.
id cern-1500172
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
publisher Springer
record_format invenio
spelling cern-15001722021-04-22T00:02:44Zdoi:10.1007/978-1-4614-0818-5http://cds.cern.ch/record/1500172engSingh, JawarMohanty, Saraju PPradhan, Dhiraj KRobust SRAM Designs and AnalysisEngineeringThis book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging devices, such as Tunnel FETs. Since process variability is an ongoing challenge in large memory arrays, this book highlights the most popular SRAM bitcell topologies (benchmark circuits) that mitigate variability, along with exhaustive analysis. Experimental simulation setups are also included, which cover nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis. Emphasis is placed throughout the book on the various trade-offs for achieving a best SRAM bitcell design. Provides a complete and concise introduction to SRAM bitcell design and analysis; Offers techniques to face nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis; Includes simulation set-ups for extracting different design metrics for CMOS technology and emerging devices; Emphasizes different trade-offs for achieving the best possible SRAM bitcell design.Springeroai:cds.cern.ch:15001722013
spellingShingle Engineering
Singh, Jawar
Mohanty, Saraju P
Pradhan, Dhiraj K
Robust SRAM Designs and Analysis
title Robust SRAM Designs and Analysis
title_full Robust SRAM Designs and Analysis
title_fullStr Robust SRAM Designs and Analysis
title_full_unstemmed Robust SRAM Designs and Analysis
title_short Robust SRAM Designs and Analysis
title_sort robust sram designs and analysis
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-0818-5
http://cds.cern.ch/record/1500172
work_keys_str_mv AT singhjawar robustsramdesignsandanalysis
AT mohantysarajup robustsramdesignsandanalysis
AT pradhandhirajk robustsramdesignsandanalysis