Cargando…

Designing TSVs for 3D Integrated Circuits

This book explores the challenges and presents best strategies for designing Through-Silicon Vias (TSVs) for 3D integrated circuits.  It describes a novel technique to mitigate TSV-induced noise, the GND Plug, which is superior to others adapted from 2-D planar technologies, such as a backside groun...

Descripción completa

Detalles Bibliográficos
Autores principales: Khan, Nauman, Hassoun, Soha
Lenguaje:eng
Publicado: Springer 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-5508-0
http://cds.cern.ch/record/1500244
_version_ 1780926869185495040
author Khan, Nauman
Hassoun, Soha
author_facet Khan, Nauman
Hassoun, Soha
author_sort Khan, Nauman
collection CERN
description This book explores the challenges and presents best strategies for designing Through-Silicon Vias (TSVs) for 3D integrated circuits.  It describes a novel technique to mitigate TSV-induced noise, the GND Plug, which is superior to others adapted from 2-D planar technologies, such as a backside ground plane and traditional substrate contacts. The book also investigates, in the form of a comparative study, the impact of TSV size and granularity, spacing of C4 connectors, off-chip power delivery network, shared and dedicated TSVs, and coaxial TSVs on the quality of power delivery in 3-D ICs. The authors provide detailed best design practices for designing 3-D power delivery networks.  Since TSVs occupy silicon real-estate and impact device density, this book provides four iterative algorithms to minimize the number of TSVs in a power delivery network. Unlike other existing methods, these algorithms can be applied in early design stages when only functional block- level behaviors and a floorplan are available. Finally, the authors explore the use of Carbon Nanotubes for power grid design as a futuristic alternative to Copper.
id cern-1500244
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
publisher Springer
record_format invenio
spelling cern-15002442021-04-22T00:02:07Zdoi:10.1007/978-1-4614-5508-0http://cds.cern.ch/record/1500244engKhan, NaumanHassoun, SohaDesigning TSVs for 3D Integrated CircuitsEngineeringThis book explores the challenges and presents best strategies for designing Through-Silicon Vias (TSVs) for 3D integrated circuits.  It describes a novel technique to mitigate TSV-induced noise, the GND Plug, which is superior to others adapted from 2-D planar technologies, such as a backside ground plane and traditional substrate contacts. The book also investigates, in the form of a comparative study, the impact of TSV size and granularity, spacing of C4 connectors, off-chip power delivery network, shared and dedicated TSVs, and coaxial TSVs on the quality of power delivery in 3-D ICs. The authors provide detailed best design practices for designing 3-D power delivery networks.  Since TSVs occupy silicon real-estate and impact device density, this book provides four iterative algorithms to minimize the number of TSVs in a power delivery network. Unlike other existing methods, these algorithms can be applied in early design stages when only functional block- level behaviors and a floorplan are available. Finally, the authors explore the use of Carbon Nanotubes for power grid design as a futuristic alternative to Copper.Springeroai:cds.cern.ch:15002442013
spellingShingle Engineering
Khan, Nauman
Hassoun, Soha
Designing TSVs for 3D Integrated Circuits
title Designing TSVs for 3D Integrated Circuits
title_full Designing TSVs for 3D Integrated Circuits
title_fullStr Designing TSVs for 3D Integrated Circuits
title_full_unstemmed Designing TSVs for 3D Integrated Circuits
title_short Designing TSVs for 3D Integrated Circuits
title_sort designing tsvs for 3d integrated circuits
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-5508-0
http://cds.cern.ch/record/1500244
work_keys_str_mv AT khannauman designingtsvsfor3dintegratedcircuits
AT hassounsoha designingtsvsfor3dintegratedcircuits