Cargando…

Design, Analysis and Test of Logic Circuits Under Uncertainty

Integrated circuits (ICs) increasingly exhibit uncertain characteristics due to soft errors, inherently probabilistic devices, and manufacturing variability. As device technologies scale, these effects can be detrimental to the reliability of logic circuits.  To improve future semiconductor designs,...

Descripción completa

Detalles Bibliográficos
Autores principales: Krishnaswamy, Smita, Markov, Igor L, Hayes, John P
Lenguaje:eng
Publicado: Springer 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-90-481-9644-9
http://cds.cern.ch/record/1500412
_version_ 1780926904607440896
author Krishnaswamy, Smita
Markov, Igor L
Hayes, John P
author_facet Krishnaswamy, Smita
Markov, Igor L
Hayes, John P
author_sort Krishnaswamy, Smita
collection CERN
description Integrated circuits (ICs) increasingly exhibit uncertain characteristics due to soft errors, inherently probabilistic devices, and manufacturing variability. As device technologies scale, these effects can be detrimental to the reliability of logic circuits.  To improve future semiconductor designs, this book describes methods for analyzing, designing, and testing circuits subject to probabilistic effects. The authors first develop techniques to model inherently probabilistic methods in logic circuits and to test circuits for determining their reliability after they are manufactured. Then, they study error-masking mechanisms intrinsic to digital circuits and show how to leverage them to design more reliable circuits.  The book describes techniques for:   • Modeling and reasoning about probabilistic behavior in logic circuits, including a matrix-based reliability-analysis framework;   • Accurate analysis of soft-error rate (SER) based on functional-simulation, sufficiently scalable for use in gate-level optimizations;   • Logic synthesis for greater resilience against soft errors, which improves reliability using moderate overhead in area and performance;   • Test-generation and test-compaction methods aimed at probabilistic faults in logic circuits that facilitate accurate and efficient post-manufacture measurement of soft-error susceptibility.
id cern-1500412
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
publisher Springer
record_format invenio
spelling cern-15004122021-04-22T00:00:49Zdoi:10.1007/978-90-481-9644-9http://cds.cern.ch/record/1500412engKrishnaswamy, SmitaMarkov, Igor LHayes, John PDesign, Analysis and Test of Logic Circuits Under UncertaintyEngineeringIntegrated circuits (ICs) increasingly exhibit uncertain characteristics due to soft errors, inherently probabilistic devices, and manufacturing variability. As device technologies scale, these effects can be detrimental to the reliability of logic circuits.  To improve future semiconductor designs, this book describes methods for analyzing, designing, and testing circuits subject to probabilistic effects. The authors first develop techniques to model inherently probabilistic methods in logic circuits and to test circuits for determining their reliability after they are manufactured. Then, they study error-masking mechanisms intrinsic to digital circuits and show how to leverage them to design more reliable circuits.  The book describes techniques for:   • Modeling and reasoning about probabilistic behavior in logic circuits, including a matrix-based reliability-analysis framework;   • Accurate analysis of soft-error rate (SER) based on functional-simulation, sufficiently scalable for use in gate-level optimizations;   • Logic synthesis for greater resilience against soft errors, which improves reliability using moderate overhead in area and performance;   • Test-generation and test-compaction methods aimed at probabilistic faults in logic circuits that facilitate accurate and efficient post-manufacture measurement of soft-error susceptibility.Springeroai:cds.cern.ch:15004122013
spellingShingle Engineering
Krishnaswamy, Smita
Markov, Igor L
Hayes, John P
Design, Analysis and Test of Logic Circuits Under Uncertainty
title Design, Analysis and Test of Logic Circuits Under Uncertainty
title_full Design, Analysis and Test of Logic Circuits Under Uncertainty
title_fullStr Design, Analysis and Test of Logic Circuits Under Uncertainty
title_full_unstemmed Design, Analysis and Test of Logic Circuits Under Uncertainty
title_short Design, Analysis and Test of Logic Circuits Under Uncertainty
title_sort design, analysis and test of logic circuits under uncertainty
topic Engineering
url https://dx.doi.org/10.1007/978-90-481-9644-9
http://cds.cern.ch/record/1500412
work_keys_str_mv AT krishnaswamysmita designanalysisandtestoflogiccircuitsunderuncertainty
AT markovigorl designanalysisandtestoflogiccircuitsunderuncertainty
AT hayesjohnp designanalysisandtestoflogiccircuitsunderuncertainty