Cargando…

Scalable Multi-core Architectures: Design Methodologies and Tools

As Moore’s law continues to unfold, two important trends have recently emerged. First, the growth of chip capacity is translated into a corresponding increase of number of cores. Second, the parallalization of the computation and 3D integration technologies lead to distributed memory architectures....

Descripción completa

Detalles Bibliográficos
Autores principales: Soudris, Dimitrios, Jantsch, Axel
Lenguaje:eng
Publicado: Springer 2012
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4419-6778-7
http://cds.cern.ch/record/1503615
_version_ 1780927141352833024
author Soudris, Dimitrios
Jantsch, Axel
author_facet Soudris, Dimitrios
Jantsch, Axel
author_sort Soudris, Dimitrios
collection CERN
description As Moore’s law continues to unfold, two important trends have recently emerged. First, the growth of chip capacity is translated into a corresponding increase of number of cores. Second, the parallalization of the computation and 3D integration technologies lead to distributed memory architectures. This book provides a current snapshot of industrial and academic research, conducted as part of the European FP7 MOSART project, addressing urgent challenges in many-core architectures and application mapping.  It addresses the architectural design of many core chips, memory and data management, power management, design and programming methodologies. It also describes how new techniques have been applied in various industrial case studies. Describes trends towards distributed memory architectures and distributed power management; Integrates Network on Chip with distributed, shared memory architectures; Demonstrates novel design methodologies and frameworks for multi-core design space exploration; Shows how midlleware services (dynamic data management) can be integrated into and support by the platform.    
id cern-1503615
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2012
publisher Springer
record_format invenio
spelling cern-15036152021-04-21T23:54:47Zdoi:10.1007/978-1-4419-6778-7http://cds.cern.ch/record/1503615engSoudris, DimitriosJantsch, AxelScalable Multi-core Architectures: Design Methodologies and ToolsEngineeringAs Moore’s law continues to unfold, two important trends have recently emerged. First, the growth of chip capacity is translated into a corresponding increase of number of cores. Second, the parallalization of the computation and 3D integration technologies lead to distributed memory architectures. This book provides a current snapshot of industrial and academic research, conducted as part of the European FP7 MOSART project, addressing urgent challenges in many-core architectures and application mapping.  It addresses the architectural design of many core chips, memory and data management, power management, design and programming methodologies. It also describes how new techniques have been applied in various industrial case studies. Describes trends towards distributed memory architectures and distributed power management; Integrates Network on Chip with distributed, shared memory architectures; Demonstrates novel design methodologies and frameworks for multi-core design space exploration; Shows how midlleware services (dynamic data management) can be integrated into and support by the platform.    Springeroai:cds.cern.ch:15036152012
spellingShingle Engineering
Soudris, Dimitrios
Jantsch, Axel
Scalable Multi-core Architectures: Design Methodologies and Tools
title Scalable Multi-core Architectures: Design Methodologies and Tools
title_full Scalable Multi-core Architectures: Design Methodologies and Tools
title_fullStr Scalable Multi-core Architectures: Design Methodologies and Tools
title_full_unstemmed Scalable Multi-core Architectures: Design Methodologies and Tools
title_short Scalable Multi-core Architectures: Design Methodologies and Tools
title_sort scalable multi-core architectures: design methodologies and tools
topic Engineering
url https://dx.doi.org/10.1007/978-1-4419-6778-7
http://cds.cern.ch/record/1503615
work_keys_str_mv AT soudrisdimitrios scalablemulticorearchitecturesdesignmethodologiesandtools
AT jantschaxel scalablemulticorearchitecturesdesignmethodologiesandtools