Cargando…
Error Control for Network-on-Chip Links
As technology scales into nanoscale regime, it is impossible to guarantee the perfect hardware design. Moreover, if the requirement of 100% correctness in hardware can be relaxed, the cost of manufacturing, verification, and testing will be significantly reduced. Many approaches have been proposed t...
Autores principales: | , |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2012
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-1-4419-9313-7 http://cds.cern.ch/record/1503622 |
_version_ | 1780927143929184256 |
---|---|
author | Fu, Bo Ampadu, Paul |
author_facet | Fu, Bo Ampadu, Paul |
author_sort | Fu, Bo |
collection | CERN |
description | As technology scales into nanoscale regime, it is impossible to guarantee the perfect hardware design. Moreover, if the requirement of 100% correctness in hardware can be relaxed, the cost of manufacturing, verification, and testing will be significantly reduced. Many approaches have been proposed to address the reliability problem of on-chip communications. This book focuses on the use of error control codes (ECCs) to improve on-chip interconnect reliability. Coverage includes detailed description of key issues in NOC error control faced by circuit and system designers, as well as practical error control techniques to minimize the impact of these errors on system performance. Provides a detailed background on the state of error control methods for on-chip interconnects; Describes the use of more complex concatenated codes such as Hamming Product Codes with Type-II HARQ, while emphasizing integration techniques for on-chip interconnect links; Examines energy-efficient techniques for integrating multiple error control methods in on-chip interconnects; Introduces various design techniques to tradeoff the reliability and energy consumption of on-chip interconnects, including implementation of low link swing voltage and dynamic voltage scaling with error control codes, combination of Hamming product codes with type-II hybrid ARQ, and configurable error control codes implementation. |
id | cern-1503622 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2012 |
publisher | Springer |
record_format | invenio |
spelling | cern-15036222021-04-21T23:54:44Zdoi:10.1007/978-1-4419-9313-7http://cds.cern.ch/record/1503622engFu, BoAmpadu, PaulError Control for Network-on-Chip LinksEngineeringAs technology scales into nanoscale regime, it is impossible to guarantee the perfect hardware design. Moreover, if the requirement of 100% correctness in hardware can be relaxed, the cost of manufacturing, verification, and testing will be significantly reduced. Many approaches have been proposed to address the reliability problem of on-chip communications. This book focuses on the use of error control codes (ECCs) to improve on-chip interconnect reliability. Coverage includes detailed description of key issues in NOC error control faced by circuit and system designers, as well as practical error control techniques to minimize the impact of these errors on system performance. Provides a detailed background on the state of error control methods for on-chip interconnects; Describes the use of more complex concatenated codes such as Hamming Product Codes with Type-II HARQ, while emphasizing integration techniques for on-chip interconnect links; Examines energy-efficient techniques for integrating multiple error control methods in on-chip interconnects; Introduces various design techniques to tradeoff the reliability and energy consumption of on-chip interconnects, including implementation of low link swing voltage and dynamic voltage scaling with error control codes, combination of Hamming product codes with type-II hybrid ARQ, and configurable error control codes implementation. Springeroai:cds.cern.ch:15036222012 |
spellingShingle | Engineering Fu, Bo Ampadu, Paul Error Control for Network-on-Chip Links |
title | Error Control for Network-on-Chip Links |
title_full | Error Control for Network-on-Chip Links |
title_fullStr | Error Control for Network-on-Chip Links |
title_full_unstemmed | Error Control for Network-on-Chip Links |
title_short | Error Control for Network-on-Chip Links |
title_sort | error control for network-on-chip links |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-1-4419-9313-7 http://cds.cern.ch/record/1503622 |
work_keys_str_mv | AT fubo errorcontrolfornetworkonchiplinks AT ampadupaul errorcontrolfornetworkonchiplinks |