Cargando…

Low Power Design with High-Level Power Estimation and Power-Aware Synthesis

Low-power ASIC/FPGA based designs are important due to the need for extended battery life, reduced form factor, and lower packaging and cooling costs for electronic devices. These products require fast turnaround time because of the increasing demand for handheld electronic devices such as cell-phon...

Descripción completa

Detalles Bibliográficos
Autores principales: Ahuja, Sumit, Lakshminarayana, Avinash, Shukla, Sandeep Kumar
Lenguaje:eng
Publicado: Springer 2012
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-0872-7
http://cds.cern.ch/record/1503721
_version_ 1780927166748295168
author Ahuja, Sumit
Lakshminarayana, Avinash
Shukla, Sandeep Kumar
author_facet Ahuja, Sumit
Lakshminarayana, Avinash
Shukla, Sandeep Kumar
author_sort Ahuja, Sumit
collection CERN
description Low-power ASIC/FPGA based designs are important due to the need for extended battery life, reduced form factor, and lower packaging and cooling costs for electronic devices. These products require fast turnaround time because of the increasing demand for handheld electronic devices such as cell-phones, PDAs and high performance machines for data centers. To achieve short time to market, design flows must facilitate a much shortened time-to-product requirement. High-level modeling, architectural exploration and direct synthesis of design from high level description enable this design process. This book presents novel research techniques, algorithms,methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power ASIC/FPGA design. Integrates power estimation and reduction for high level synthesis, with low-power, high-level design; Shows specific techniques for ASICs as well as FPGA based SoC designs, allowing readers to evaluate and explore various possible alternatives; Covers techniques from RTL/gate-level to hardware software co-design.
id cern-1503721
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2012
publisher Springer
record_format invenio
spelling cern-15037212021-04-21T23:53:53Zdoi:10.1007/978-1-4614-0872-7http://cds.cern.ch/record/1503721engAhuja, SumitLakshminarayana, AvinashShukla, Sandeep KumarLow Power Design with High-Level Power Estimation and Power-Aware SynthesisEngineeringLow-power ASIC/FPGA based designs are important due to the need for extended battery life, reduced form factor, and lower packaging and cooling costs for electronic devices. These products require fast turnaround time because of the increasing demand for handheld electronic devices such as cell-phones, PDAs and high performance machines for data centers. To achieve short time to market, design flows must facilitate a much shortened time-to-product requirement. High-level modeling, architectural exploration and direct synthesis of design from high level description enable this design process. This book presents novel research techniques, algorithms,methodologies and experimental results for high level power estimation and power aware high-level synthesis. Readers will learn to apply such techniques to enable design flows resulting in shorter time to market and successful low power ASIC/FPGA design. Integrates power estimation and reduction for high level synthesis, with low-power, high-level design; Shows specific techniques for ASICs as well as FPGA based SoC designs, allowing readers to evaluate and explore various possible alternatives; Covers techniques from RTL/gate-level to hardware software co-design.Springeroai:cds.cern.ch:15037212012
spellingShingle Engineering
Ahuja, Sumit
Lakshminarayana, Avinash
Shukla, Sandeep Kumar
Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title_full Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title_fullStr Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title_full_unstemmed Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title_short Low Power Design with High-Level Power Estimation and Power-Aware Synthesis
title_sort low power design with high-level power estimation and power-aware synthesis
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-0872-7
http://cds.cern.ch/record/1503721
work_keys_str_mv AT ahujasumit lowpowerdesignwithhighlevelpowerestimationandpowerawaresynthesis
AT lakshminarayanaavinash lowpowerdesignwithhighlevelpowerestimationandpowerawaresynthesis
AT shuklasandeepkumar lowpowerdesignwithhighlevelpowerestimationandpowerawaresynthesis