Cargando…

High-Performance DA-Converters: Application to Digital Transceivers

This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expr...

Descripción completa

Detalles Bibliográficos
Autor principal: Clara, Martin
Lenguaje:eng
Publicado: Springer 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-642-31229-8
http://cds.cern.ch/record/1513020
_version_ 1780928166860161024
author Clara, Martin
author_facet Clara, Martin
author_sort Clara, Martin
collection CERN
description This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested.  With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area.
id cern-1513020
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
publisher Springer
record_format invenio
spelling cern-15130202021-04-21T23:26:58Zdoi:10.1007/978-3-642-31229-8http://cds.cern.ch/record/1513020engClara, MartinHigh-Performance DA-Converters: Application to Digital TransceiversEngineeringThis book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested.  With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area.Springeroai:cds.cern.ch:15130202013
spellingShingle Engineering
Clara, Martin
High-Performance DA-Converters: Application to Digital Transceivers
title High-Performance DA-Converters: Application to Digital Transceivers
title_full High-Performance DA-Converters: Application to Digital Transceivers
title_fullStr High-Performance DA-Converters: Application to Digital Transceivers
title_full_unstemmed High-Performance DA-Converters: Application to Digital Transceivers
title_short High-Performance DA-Converters: Application to Digital Transceivers
title_sort high-performance da-converters: application to digital transceivers
topic Engineering
url https://dx.doi.org/10.1007/978-3-642-31229-8
http://cds.cern.ch/record/1513020
work_keys_str_mv AT claramartin highperformancedaconvertersapplicationtodigitaltransceivers