Cargando…
Modeling, analysis and optimization of network-on-chip communication architectures
Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, perform...
Autores principales: | , |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2013
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-94-007-3958-1 http://cds.cern.ch/record/1537783 |
_version_ | 1780929702737739776 |
---|---|
author | Ogras, Umit Y Marculescu, Radu |
author_facet | Ogras, Umit Y Marculescu, Radu |
author_sort | Ogras, Umit Y |
collection | CERN |
description | Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures. This book explores outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs. |
id | cern-1537783 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2013 |
publisher | Springer |
record_format | invenio |
spelling | cern-15377832021-04-21T22:49:29Zdoi:10.1007/978-94-007-3958-1http://cds.cern.ch/record/1537783engOgras, Umit YMarculescu, RaduModeling, analysis and optimization of network-on-chip communication architecturesEngineeringTraditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures. This book explores outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs.Springeroai:cds.cern.ch:15377832013 |
spellingShingle | Engineering Ogras, Umit Y Marculescu, Radu Modeling, analysis and optimization of network-on-chip communication architectures |
title | Modeling, analysis and optimization of network-on-chip communication architectures |
title_full | Modeling, analysis and optimization of network-on-chip communication architectures |
title_fullStr | Modeling, analysis and optimization of network-on-chip communication architectures |
title_full_unstemmed | Modeling, analysis and optimization of network-on-chip communication architectures |
title_short | Modeling, analysis and optimization of network-on-chip communication architectures |
title_sort | modeling, analysis and optimization of network-on-chip communication architectures |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-94-007-3958-1 http://cds.cern.ch/record/1537783 |
work_keys_str_mv | AT ograsumity modelinganalysisandoptimizationofnetworkonchipcommunicationarchitectures AT marculescuradu modelinganalysisandoptimizationofnetworkonchipcommunicationarchitectures |