Cargando…
ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade
The upgraded CTPIN firmware is designed to receive its inputs at twice the design speed. A constraint is that the CTPIN hardware will not be changed, so the upgrade is constrained to the firmware of the Pipeline FPGA and the Monitoring FPGA. The Pipeline FPGA is configured to latch in DDR registers...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
2013
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1596055 |
_version_ | 1780931155789348864 |
---|---|
author | Fountas, Petros |
author_facet | Fountas, Petros |
author_sort | Fountas, Petros |
collection | CERN |
description | The upgraded CTPIN firmware is designed to receive its inputs at twice the design speed. A constraint is that the CTPIN hardware will not be changed, so the upgrade is constrained to the firmware of the Pipeline FPGA and the Monitoring FPGA. The Pipeline FPGA is configured to latch in DDR registers the 32 XSDP input signals at 80 MHz and then decode and latch them internally in 64 registers operating at 40 MHz. After synchronization and alignment these 64 trigger signals are encoded and exported in 31 output lines, using Double-Data-Rate (DDR) registers. Again in the Monitoring module the 31 input trigger signals are decoded and latched in 62 internal signals, using DDR registers. The Pipeline FPGA and Monitoring FPGA firmware have been successfully verified in timing simulation, which shows that an upgrade of the CTPIN without redesigning the hardware is feasible. |
id | cern-1596055 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2013 |
record_format | invenio |
spelling | cern-15960552019-09-30T06:29:59Zhttp://cds.cern.ch/record/1596055engFountas, PetrosATLAS Central Trigger Processor Input Module (CTPIN) Firmware UpgradeEngineeringThe upgraded CTPIN firmware is designed to receive its inputs at twice the design speed. A constraint is that the CTPIN hardware will not be changed, so the upgrade is constrained to the firmware of the Pipeline FPGA and the Monitoring FPGA. The Pipeline FPGA is configured to latch in DDR registers the 32 XSDP input signals at 80 MHz and then decode and latch them internally in 64 registers operating at 40 MHz. After synchronization and alignment these 64 trigger signals are encoded and exported in 31 output lines, using Double-Data-Rate (DDR) registers. Again in the Monitoring module the 31 input trigger signals are decoded and latched in 62 internal signals, using DDR registers. The Pipeline FPGA and Monitoring FPGA firmware have been successfully verified in timing simulation, which shows that an upgrade of the CTPIN without redesigning the hardware is feasible.CERN-STUDENTS-Note-2013-128oai:cds.cern.ch:15960552013-08-29 |
spellingShingle | Engineering Fountas, Petros ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title | ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title_full | ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title_fullStr | ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title_full_unstemmed | ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title_short | ATLAS Central Trigger Processor Input Module (CTPIN) Firmware Upgrade |
title_sort | atlas central trigger processor input module (ctpin) firmware upgrade |
topic | Engineering |
url | http://cds.cern.ch/record/1596055 |
work_keys_str_mv | AT fountaspetros atlascentraltriggerprocessorinputmodulectpinfirmwareupgrade |