Cargando…

LHCb: Radiation hard programmable delay line for LHCb Calorimeter Upgrade

This poster describes the implementation of a SPI-programmable clock delay chip based on a Delay Locked Loop (DLL) in order to shift the phase of the LHC clock (25 ns) in steps of 1ns, with a 4ps jitter and 18ps of DNL. The delay lines will be integrated into ICECAL, the LHCb calorimeter front-end A...

Descripción completa

Detalles Bibliográficos
Autores principales: Mauricio Ferre, J, Gascón, D, Vilasís Cardona, X, Picatoste Olloqui, E, Machefert, F, Lefrançois, J, Duarte, O
Lenguaje:eng
Publicado: 2013
Acceso en línea:http://cds.cern.ch/record/1605096
Descripción
Sumario:This poster describes the implementation of a SPI-programmable clock delay chip based on a Delay Locked Loop (DLL) in order to shift the phase of the LHC clock (25 ns) in steps of 1ns, with a 4ps jitter and 18ps of DNL. The delay lines will be integrated into ICECAL, the LHCb calorimeter front-end ASIC in the near future. The stringent noise requirements on the ASIC imply minimizing the noise contribution of digital components. This is accomplished by implementing the DLL in differential mode. To achieve the required radiation tolerance several techniques are applied: double guard rings between PMOS and NMOS transistors as well as glitch suppressors and TMR Registers. This 5.7 mm2 chip has been implemented in CMOS 0.35um technology.