Cargando…

Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor

The ATLAS experiment is located at the European Centre for Nuclear Research (CERN) in Switzerland. It is designed to measure decay properties of high energetic particles produced in the protons collisions at the Large Hadron Collider (LHC). LHC proton collision at a frequency of 40 MHz, requires a t...

Descripción completa

Detalles Bibliográficos
Autores principales: Caputo, R, Bauss, B, Buescher, V, Degele, R, Kiese, P, Maldaner, S, Reiss, A, Schaefer, U, Simioni, E, Tapprogge, S, Urejola, P
Lenguaje:eng
Publicado: 2013
Materias:
Acceso en línea:http://cds.cern.ch/record/1618363
_version_ 1780932916275052544
author Caputo, R
Bauss, B
Buescher, V
Degele, R
Kiese, P
Maldaner, S
Reiss, A
Schaefer, U
Simioni, E
Tapprogge, S
Urejola, P
author_facet Caputo, R
Bauss, B
Buescher, V
Degele, R
Kiese, P
Maldaner, S
Reiss, A
Schaefer, U
Simioni, E
Tapprogge, S
Urejola, P
author_sort Caputo, R
collection CERN
description The ATLAS experiment is located at the European Centre for Nuclear Research (CERN) in Switzerland. It is designed to measure decay properties of high energetic particles produced in the protons collisions at the Large Hadron Collider (LHC). LHC proton collision at a frequency of 40 MHz, requires a trigger system to efficiently select events down to a manageable event storage rate of about 400 Hz. Event triggering is therefore one of the extraordinary challenges faced by the ATLAS detector. The Level-1 Trigger is the first rate-reducing step in the ATLAS Trigger, with an output rate of 75kHz and decision latency of less than 2.5$\mu$s. It is primarily composed of the Calorimeter Trigger, Muon Trigger, the Central Trigger Processor (CTP). Due to the increase in the LHC instantaneous luminosity up to 3$\times$10$^{34}$cm$^{−2}$s$^{−1}$ in 2015, a new element will be included in the Level-1 Trigger scheme: the Topological Processor (L1Topo). The L1Topo receive data in a dedicated format from the calorimeters and muon detectors to be processed into specific topological algorithms. Those algorithms sits in high-end FPGAs to perform geometrical cuts, correlations and calculate complex observables as the invariant mass. The output of such topological cuts is sent to the CTP. Since the Level-1 trigger it’s a fixed latency pipelined system the main requirement for the L1Topo is a large input bandwidth ($\approx$ 1Tb/s), optical connectivity and low processing latency on the Real Time data path. This presentation focuses on the design of the L1Topo final production module and the tests results on L1Topo prototypes. Such tests are aimed at characterizing high-speed links (signal integrity, bit error rate, margin analysis and latency) plus algorithms logic resource utilization.
id cern-1618363
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
record_format invenio
spelling cern-16183632019-09-30T06:29:59Zhttp://cds.cern.ch/record/1618363engCaputo, RBauss, BBuescher, VDegele, RKiese, PMaldaner, SReiss, ASchaefer, USimioni, ETapprogge, SUrejola, PUpgrade of the ATLAS Level‐1 trigger with an FPGA based Topological ProcessorDetectors and Experimental TechniquesThe ATLAS experiment is located at the European Centre for Nuclear Research (CERN) in Switzerland. It is designed to measure decay properties of high energetic particles produced in the protons collisions at the Large Hadron Collider (LHC). LHC proton collision at a frequency of 40 MHz, requires a trigger system to efficiently select events down to a manageable event storage rate of about 400 Hz. Event triggering is therefore one of the extraordinary challenges faced by the ATLAS detector. The Level-1 Trigger is the first rate-reducing step in the ATLAS Trigger, with an output rate of 75kHz and decision latency of less than 2.5$\mu$s. It is primarily composed of the Calorimeter Trigger, Muon Trigger, the Central Trigger Processor (CTP). Due to the increase in the LHC instantaneous luminosity up to 3$\times$10$^{34}$cm$^{−2}$s$^{−1}$ in 2015, a new element will be included in the Level-1 Trigger scheme: the Topological Processor (L1Topo). The L1Topo receive data in a dedicated format from the calorimeters and muon detectors to be processed into specific topological algorithms. Those algorithms sits in high-end FPGAs to perform geometrical cuts, correlations and calculate complex observables as the invariant mass. The output of such topological cuts is sent to the CTP. Since the Level-1 trigger it’s a fixed latency pipelined system the main requirement for the L1Topo is a large input bandwidth ($\approx$ 1Tb/s), optical connectivity and low processing latency on the Real Time data path. This presentation focuses on the design of the L1Topo final production module and the tests results on L1Topo prototypes. Such tests are aimed at characterizing high-speed links (signal integrity, bit error rate, margin analysis and latency) plus algorithms logic resource utilization.ATL-DAQ-SLIDE-2013-858oai:cds.cern.ch:16183632013-10-25
spellingShingle Detectors and Experimental Techniques
Caputo, R
Bauss, B
Buescher, V
Degele, R
Kiese, P
Maldaner, S
Reiss, A
Schaefer, U
Simioni, E
Tapprogge, S
Urejola, P
Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title_full Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title_fullStr Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title_full_unstemmed Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title_short Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
title_sort upgrade of the atlas level‐1 trigger with an fpga based topological processor
topic Detectors and Experimental Techniques
url http://cds.cern.ch/record/1618363
work_keys_str_mv AT caputor upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT baussb upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT buescherv upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT degeler upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT kiesep upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT maldaners upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT reissa upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT schaeferu upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT simionie upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT tapprogges upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor
AT urejolap upgradeoftheatlaslevel1triggerwithanfpgabasedtopologicalprocessor