Cargando…

Pipelined multiprocessor system-on-chip for multimedia

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs).  A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize...

Descripción completa

Detalles Bibliográficos
Autores principales: Javaid, Haris, Parameswaran, Sri
Lenguaje:eng
Publicado: Springer 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-01113-4
http://cds.cern.ch/record/1635097
_version_ 1780934503468892160
author Javaid, Haris
Parameswaran, Sri
author_facet Javaid, Haris
Parameswaran, Sri
author_sort Javaid, Haris
collection CERN
description This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs).  A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint.  A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.   ·         Describes the state-of-the-art on pipeline-level parallelism and multimedia MPSoCs; ·         Includes analytical models and estimation methods for performance estimation of pipelined MPSoCs; ·         Covers several design space exploration techniques for pipelined MPSoCs; ·         Introduces an adaptive pipelined MPSoC with run-time processor and power managers; ·         Introduces Multi-mode pipelined MPSoCs for multiple applications.    
id cern-1635097
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher Springer
record_format invenio
spelling cern-16350972021-04-21T21:30:15Zdoi:10.1007/978-3-319-01113-4http://cds.cern.ch/record/1635097engJavaid, HarisParameswaran, SriPipelined multiprocessor system-on-chip for multimediaEngineeringThis book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs).  A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint.  A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.   ·         Describes the state-of-the-art on pipeline-level parallelism and multimedia MPSoCs; ·         Includes analytical models and estimation methods for performance estimation of pipelined MPSoCs; ·         Covers several design space exploration techniques for pipelined MPSoCs; ·         Introduces an adaptive pipelined MPSoC with run-time processor and power managers; ·         Introduces Multi-mode pipelined MPSoCs for multiple applications.    Springeroai:cds.cern.ch:16350972014
spellingShingle Engineering
Javaid, Haris
Parameswaran, Sri
Pipelined multiprocessor system-on-chip for multimedia
title Pipelined multiprocessor system-on-chip for multimedia
title_full Pipelined multiprocessor system-on-chip for multimedia
title_fullStr Pipelined multiprocessor system-on-chip for multimedia
title_full_unstemmed Pipelined multiprocessor system-on-chip for multimedia
title_short Pipelined multiprocessor system-on-chip for multimedia
title_sort pipelined multiprocessor system-on-chip for multimedia
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-01113-4
http://cds.cern.ch/record/1635097
work_keys_str_mv AT javaidharis pipelinedmultiprocessorsystemonchipformultimedia
AT parameswaransri pipelinedmultiprocessorsystemonchipformultimedia