Cargando…

Stochastic process variation in deep-submicron CMOS: circuits and algorithms

One of the most notable features of nanometer scale CMOS technology is the increasing magnitude of variability of the key device parameters affecting performance of integrated circuits. The growth of variability can be attributed to multiple factors, including the difficulty of manufacturing control...

Descripción completa

Detalles Bibliográficos
Autor principal: Zjajo, Amir
Lenguaje:eng
Publicado: Springer 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-94-007-7781-1
http://cds.cern.ch/record/1635142
_version_ 1780934512806461440
author Zjajo, Amir
author_facet Zjajo, Amir
author_sort Zjajo, Amir
collection CERN
description One of the most notable features of nanometer scale CMOS technology is the increasing magnitude of variability of the key device parameters affecting performance of integrated circuits. The growth of variability can be attributed to multiple factors, including the difficulty of manufacturing control, the emergence of new systematic variation-generating mechanisms, and most importantly, the increase in atomic-scale randomness, where device operation must be described as a stochastic process. In addition to wide-sense stationary stochastic device variability and temperature variation, existence of non-stationary stochastic electrical noise associated with fundamental processes in integrated-circuit devices represents an elementary limit on the performance of electronic circuits. In an attempt to address these issues, Stochastic Process Variation in Deep-Submicron CMOS: Circuits and Algorithms offers unique combination of mathematical treatment of random process variation, electrical noise and temperature and necessary circuit realizations for on-chip monitoring and performance calibration. The associated problems are addressed at various abstraction levels, i.e. circuit level, architecture level and system level. It therefore provides a broad view on the various solutions that have to be used and their possible combination in very effective complementary techniques for both analog/mixed-signal and digital circuits. The feasibility of the described algorithms and built-in circuitry has been verified by measurements from the silicon prototypes fabricated in standard 90 nm and 65 nm CMOS technology.  
id cern-1635142
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher Springer
record_format invenio
spelling cern-16351422021-04-21T21:30:00Zdoi:10.1007/978-94-007-7781-1http://cds.cern.ch/record/1635142engZjajo, AmirStochastic process variation in deep-submicron CMOS: circuits and algorithmsEngineeringOne of the most notable features of nanometer scale CMOS technology is the increasing magnitude of variability of the key device parameters affecting performance of integrated circuits. The growth of variability can be attributed to multiple factors, including the difficulty of manufacturing control, the emergence of new systematic variation-generating mechanisms, and most importantly, the increase in atomic-scale randomness, where device operation must be described as a stochastic process. In addition to wide-sense stationary stochastic device variability and temperature variation, existence of non-stationary stochastic electrical noise associated with fundamental processes in integrated-circuit devices represents an elementary limit on the performance of electronic circuits. In an attempt to address these issues, Stochastic Process Variation in Deep-Submicron CMOS: Circuits and Algorithms offers unique combination of mathematical treatment of random process variation, electrical noise and temperature and necessary circuit realizations for on-chip monitoring and performance calibration. The associated problems are addressed at various abstraction levels, i.e. circuit level, architecture level and system level. It therefore provides a broad view on the various solutions that have to be used and their possible combination in very effective complementary techniques for both analog/mixed-signal and digital circuits. The feasibility of the described algorithms and built-in circuitry has been verified by measurements from the silicon prototypes fabricated in standard 90 nm and 65 nm CMOS technology.  Springeroai:cds.cern.ch:16351422014
spellingShingle Engineering
Zjajo, Amir
Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title_full Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title_fullStr Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title_full_unstemmed Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title_short Stochastic process variation in deep-submicron CMOS: circuits and algorithms
title_sort stochastic process variation in deep-submicron cmos: circuits and algorithms
topic Engineering
url https://dx.doi.org/10.1007/978-94-007-7781-1
http://cds.cern.ch/record/1635142
work_keys_str_mv AT zjajoamir stochasticprocessvariationindeepsubmicroncmoscircuitsandalgorithms