Cargando…

Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design

This book presents a novel approach to the analysis and design of all-digital phase-locked loops (ADPLLs), technology widely used in wireless communication devices. The authors provide an overview of ADPLL architectures, time-to-digital converters (TDCs) and noise shaping. Realistic examples illustr...

Descripción completa

Detalles Bibliográficos
Autores principales: Brandonisio, Francesco, Kennedy, Michael Peter
Lenguaje:eng
Publicado: Springer 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-03659-5
http://cds.cern.ch/record/1642352
_version_ 1780934951551631360
author Brandonisio, Francesco
Kennedy, Michael Peter
author_facet Brandonisio, Francesco
Kennedy, Michael Peter
author_sort Brandonisio, Francesco
collection CERN
description This book presents a novel approach to the analysis and design of all-digital phase-locked loops (ADPLLs), technology widely used in wireless communication devices. The authors provide an overview of ADPLL architectures, time-to-digital converters (TDCs) and noise shaping. Realistic examples illustrate how to analyze and simulate phase noise in the presence of sigma-delta modulation and time-to-digital conversion. Readers will gain a deep understanding of ADPLLs and the central role played by noise-shaping. A range of ADPLL and TDC architectures are presented in unified manner. Analytical and simulation tools are discussed in detail. Matlab code is included that can be reused to design, simulate and analyze the ADPLL architectures that are presented in the book.   • Discusses in detail a wide range of all-digital phase-locked loops architectures; • Presents a unified framework in which to model time-to-digital converters for ADPLLs; • Explains a procedure to predict and simulate phase noise in oscillators and ADPLLs; • Describes an efficient approach to model ADPLLS; • Includes Matlab code to reproduce the examples in the book.
id cern-1642352
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher Springer
record_format invenio
spelling cern-16423522021-04-21T21:22:15Zdoi:10.1007/978-3-319-03659-5http://cds.cern.ch/record/1642352engBrandonisio, FrancescoKennedy, Michael PeterNoise-shaping all-digital phase-locked loops: modeling, simulation, analysis and designEngineeringThis book presents a novel approach to the analysis and design of all-digital phase-locked loops (ADPLLs), technology widely used in wireless communication devices. The authors provide an overview of ADPLL architectures, time-to-digital converters (TDCs) and noise shaping. Realistic examples illustrate how to analyze and simulate phase noise in the presence of sigma-delta modulation and time-to-digital conversion. Readers will gain a deep understanding of ADPLLs and the central role played by noise-shaping. A range of ADPLL and TDC architectures are presented in unified manner. Analytical and simulation tools are discussed in detail. Matlab code is included that can be reused to design, simulate and analyze the ADPLL architectures that are presented in the book.   • Discusses in detail a wide range of all-digital phase-locked loops architectures; • Presents a unified framework in which to model time-to-digital converters for ADPLLs; • Explains a procedure to predict and simulate phase noise in oscillators and ADPLLs; • Describes an efficient approach to model ADPLLS; • Includes Matlab code to reproduce the examples in the book.Springeroai:cds.cern.ch:16423522014
spellingShingle Engineering
Brandonisio, Francesco
Kennedy, Michael Peter
Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title_full Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title_fullStr Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title_full_unstemmed Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title_short Noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
title_sort noise-shaping all-digital phase-locked loops: modeling, simulation, analysis and design
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-03659-5
http://cds.cern.ch/record/1642352
work_keys_str_mv AT brandonisiofrancesco noiseshapingalldigitalphaselockedloopsmodelingsimulationanalysisanddesign
AT kennedymichaelpeter noiseshapingalldigitalphaselockedloopsmodelingsimulationanalysisanddesign