Cargando…

VeloPix ASIC development for LHCb VELO upgrade

The upgrade of the LHCb experiment, planned for 2018, will transform the readout of the entire experiment to a triggerless system operating at 40 MHz. All data reduction algorithms will be run in a high level software farm, and will have access to event information from all subdetectors. This approa...

Descripción completa

Detalles Bibliográficos
Autores principales: van Beuzekom, M, Buytaert, J, Campbell, M, Collins, P, Gromov, V, Kluit, R, Llopart, X, Poikela, T, Wyllie, K, Zivkovic, V
Publicado: 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1016/j.nima.2013.04.016
http://cds.cern.ch/record/1709926
_version_ 1780936681746071552
author van Beuzekom, M
Buytaert, J
Campbell, M
Collins, P
Gromov, V
Kluit, R
Llopart, X
Poikela, T
Wyllie, K
Zivkovic, V
author_facet van Beuzekom, M
Buytaert, J
Campbell, M
Collins, P
Gromov, V
Kluit, R
Llopart, X
Poikela, T
Wyllie, K
Zivkovic, V
author_sort van Beuzekom, M
collection CERN
description The upgrade of the LHCb experiment, planned for 2018, will transform the readout of the entire experiment to a triggerless system operating at 40 MHz. All data reduction algorithms will be run in a high level software farm, and will have access to event information from all subdetectors. This approach will give great power and fl exibility in accessing the physics channels of interest in the future, in particular the identi fi cation of fl avour tagged events with displaced vertices. The data acquisition and front end electronics systems require signi fi cant modi fi cation to cope with the enormous throughput of data. For the silicon vertex locator (VELO) a dedicated development is underway for a new ASIC, VeloPix, which will be a derivative of the Timepix/Medipix family of chips. The chip will be radiation hard and be able to cope with pixel hit rates of above 500 MHz, highly non-uniformly distributed over the 2 cm 2 chip area. The chip will incorporate local intelligence in the pixels for time-over-threshold measurements, time-stamping and sparse readout. It must in addition be low power, radiation hard, and immune to single event upsets. In order to cope with the datarates and use the pixel area most effectively, an on-chip data compression scheme will integrated. This paper will describe the requirements of the LHCb VELO upgrade, and give an overview of the digital architecture being developed speci fi cally for the readout chip.
id cern-1709926
institution Organización Europea para la Investigación Nuclear
publishDate 2013
record_format invenio
spelling cern-17099262019-09-30T06:29:59Zdoi:10.1016/j.nima.2013.04.016http://cds.cern.ch/record/1709926van Beuzekom, MBuytaert, JCampbell, MCollins, PGromov, VKluit, RLlopart, XPoikela, TWyllie, KZivkovic, VVeloPix ASIC development for LHCb VELO upgradeDetectors and Experimental TechniquesThe upgrade of the LHCb experiment, planned for 2018, will transform the readout of the entire experiment to a triggerless system operating at 40 MHz. All data reduction algorithms will be run in a high level software farm, and will have access to event information from all subdetectors. This approach will give great power and fl exibility in accessing the physics channels of interest in the future, in particular the identi fi cation of fl avour tagged events with displaced vertices. The data acquisition and front end electronics systems require signi fi cant modi fi cation to cope with the enormous throughput of data. For the silicon vertex locator (VELO) a dedicated development is underway for a new ASIC, VeloPix, which will be a derivative of the Timepix/Medipix family of chips. The chip will be radiation hard and be able to cope with pixel hit rates of above 500 MHz, highly non-uniformly distributed over the 2 cm 2 chip area. The chip will incorporate local intelligence in the pixels for time-over-threshold measurements, time-stamping and sparse readout. It must in addition be low power, radiation hard, and immune to single event upsets. In order to cope with the datarates and use the pixel area most effectively, an on-chip data compression scheme will integrated. This paper will describe the requirements of the LHCb VELO upgrade, and give an overview of the digital architecture being developed speci fi cally for the readout chip.oai:cds.cern.ch:17099262013
spellingShingle Detectors and Experimental Techniques
van Beuzekom, M
Buytaert, J
Campbell, M
Collins, P
Gromov, V
Kluit, R
Llopart, X
Poikela, T
Wyllie, K
Zivkovic, V
VeloPix ASIC development for LHCb VELO upgrade
title VeloPix ASIC development for LHCb VELO upgrade
title_full VeloPix ASIC development for LHCb VELO upgrade
title_fullStr VeloPix ASIC development for LHCb VELO upgrade
title_full_unstemmed VeloPix ASIC development for LHCb VELO upgrade
title_short VeloPix ASIC development for LHCb VELO upgrade
title_sort velopix asic development for lhcb velo upgrade
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1016/j.nima.2013.04.016
http://cds.cern.ch/record/1709926
work_keys_str_mv AT vanbeuzekomm velopixasicdevelopmentforlhcbveloupgrade
AT buytaertj velopixasicdevelopmentforlhcbveloupgrade
AT campbellm velopixasicdevelopmentforlhcbveloupgrade
AT collinsp velopixasicdevelopmentforlhcbveloupgrade
AT gromovv velopixasicdevelopmentforlhcbveloupgrade
AT kluitr velopixasicdevelopmentforlhcbveloupgrade
AT llopartx velopixasicdevelopmentforlhcbveloupgrade
AT poikelat velopixasicdevelopmentforlhcbveloupgrade
AT wylliek velopixasicdevelopmentforlhcbveloupgrade
AT zivkovicv velopixasicdevelopmentforlhcbveloupgrade