Cargando…

Flip-flop design in nanometer CMOS: from high speed to low energy

This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI systems. The design aspects related to the energy-delay tradeoff in Flip-Flops are discussed, including their energy-optimal selection according to the targeted application, and the detailed circuit desig...

Descripción completa

Detalles Bibliográficos
Autores principales: Alioto, Massimo, Consoli, Elio, Palumbo, Gaetano
Lenguaje:eng
Publicado: Springer 2015
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-01997-0
http://cds.cern.ch/record/1968645
_version_ 1780944660012728320
author Alioto, Massimo
Consoli, Elio
Palumbo, Gaetano
author_facet Alioto, Massimo
Consoli, Elio
Palumbo, Gaetano
author_sort Alioto, Massimo
collection CERN
description This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI systems. The design aspects related to the energy-delay tradeoff in Flip-Flops are discussed, including their energy-optimal selection according to the targeted application, and the detailed circuit design in nanometer CMOS VLSI systems. Design strategies are derived in a coherent framework that includes explicitly nanometer effects, including leakage, layout parasitics and process/voltage/temperature variations, as main advances over the existing body of work in the field. The related design tradeoffs are explored in a wide range of applications and the related energy-performance targets. A wide range of existing and recently proposed Flip-Flop topologies are discussed. Theoretical foundations are provided to set the stage for the derivation of design guidelines, and emphasis is given on practical aspects and consequences of the presented results. Analytical models and derivations are introduced when needed to gain an insight into the inter-dependence of design parameters under practical constraints. This book serves as a valuable reference for practicing engineers working in the VLSI design area, and as text book for senior undergraduate, graduate  and postgraduate students (already familiar with digital circuits and timing). • Provides a unified treatment of Flip-Flop design and energy/variation-aware selection in nanometer CMOS VLSI systems • Offers in-depth analysis of the impact of nanometer effects on  design tradeoffs • Presents a comprehensive analysis, by considering more than 20 topologies covering all relevant classes of circuits • Uses a rigorous framework based on novel methodologies to include layout parasitics within the circuit design loop  
id cern-1968645
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2015
publisher Springer
record_format invenio
spelling cern-19686452021-04-21T20:50:25Zdoi:10.1007/978-3-319-01997-0http://cds.cern.ch/record/1968645engAlioto, MassimoConsoli, ElioPalumbo, GaetanoFlip-flop design in nanometer CMOS: from high speed to low energyEngineeringThis book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI systems. The design aspects related to the energy-delay tradeoff in Flip-Flops are discussed, including their energy-optimal selection according to the targeted application, and the detailed circuit design in nanometer CMOS VLSI systems. Design strategies are derived in a coherent framework that includes explicitly nanometer effects, including leakage, layout parasitics and process/voltage/temperature variations, as main advances over the existing body of work in the field. The related design tradeoffs are explored in a wide range of applications and the related energy-performance targets. A wide range of existing and recently proposed Flip-Flop topologies are discussed. Theoretical foundations are provided to set the stage for the derivation of design guidelines, and emphasis is given on practical aspects and consequences of the presented results. Analytical models and derivations are introduced when needed to gain an insight into the inter-dependence of design parameters under practical constraints. This book serves as a valuable reference for practicing engineers working in the VLSI design area, and as text book for senior undergraduate, graduate  and postgraduate students (already familiar with digital circuits and timing). • Provides a unified treatment of Flip-Flop design and energy/variation-aware selection in nanometer CMOS VLSI systems • Offers in-depth analysis of the impact of nanometer effects on  design tradeoffs • Presents a comprehensive analysis, by considering more than 20 topologies covering all relevant classes of circuits • Uses a rigorous framework based on novel methodologies to include layout parasitics within the circuit design loop  Springeroai:cds.cern.ch:19686452015
spellingShingle Engineering
Alioto, Massimo
Consoli, Elio
Palumbo, Gaetano
Flip-flop design in nanometer CMOS: from high speed to low energy
title Flip-flop design in nanometer CMOS: from high speed to low energy
title_full Flip-flop design in nanometer CMOS: from high speed to low energy
title_fullStr Flip-flop design in nanometer CMOS: from high speed to low energy
title_full_unstemmed Flip-flop design in nanometer CMOS: from high speed to low energy
title_short Flip-flop design in nanometer CMOS: from high speed to low energy
title_sort flip-flop design in nanometer cmos: from high speed to low energy
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-01997-0
http://cds.cern.ch/record/1968645
work_keys_str_mv AT aliotomassimo flipflopdesigninnanometercmosfromhighspeedtolowenergy
AT consolielio flipflopdesigninnanometercmosfromhighspeedtolowenergy
AT palumbogaetano flipflopdesigninnanometercmosfromhighspeedtolowenergy