Cargando…
Development of variable sampling rate, low power 10-bit SAR ADC in 130 nm IBM technology
Autores principales: | Moron, J, Firlej, M, Fiutowski, T, Idzik, M, Kulis, Sz, Swientek, K |
---|---|
Formato: | info:eu-repo/semantics/article |
Lenguaje: | eng |
Publicado: |
2015
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1995016 |
Ejemplares similares
-
A fast, low-power, 6-bit SAR ADC for readout of strip detectors in the LHCb Upgrade experiment.
por: Firlej, M, et al.
Publicado: (2014) -
A 10MS/s 8-bit charge-redistribution ADC for hybrid pixel applications in 65m CMOS
por: Kishishita, T, et al.
Publicado: (2013) -
Development of scalable frequency and power Phase-Locked Loop in 130nm CMOS technology
por: Firlej, M, et al.
Publicado: (2014) -
Pixel front-end development in 65 nm CMOS technology
por: Havránek, M, et al.
Publicado: (2014) -
Characterization of a commercial 65 nm CMOS technology for SLHC applications
por: Bonacini, S, et al.
Publicado: (2012)