Cargando…

Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture

This book focuses on domain-specific heterogeneous reconfigurable architectures, demonstrating for readers a computing platform which is flexible enough to support multiple standards, multiple modes, and multiple algorithms. The content is multi-disciplinary, covering areas of wireless communication...

Descripción completa

Detalles Bibliográficos
Autores principales: Zhang, Chenxin, Liu, Liang, Öwall, Viktor
Lenguaje:eng
Publicado: Springer 2016
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-24004-6
http://cds.cern.ch/record/2128063
_version_ 1780949686886072320
author Zhang, Chenxin
Liu, Liang
Öwall, Viktor
author_facet Zhang, Chenxin
Liu, Liang
Öwall, Viktor
author_sort Zhang, Chenxin
collection CERN
description This book focuses on domain-specific heterogeneous reconfigurable architectures, demonstrating for readers a computing platform which is flexible enough to support multiple standards, multiple modes, and multiple algorithms. The content is multi-disciplinary, covering areas of wireless communication, computing architecture, and circuit design. The platform described provides real-time processing capability with reasonable implementation cost, achieving balanced trade-offs among flexibility, performance, and hardware costs. The authors discuss efficient design methods for wireless communication processing platforms, from both an algorithm and architecture design perspective. Coverage also includes computing platforms for different wireless technologies and standards, including MIMO, OFDM, Massive MIMO, DVB, WLAN, LTE/LTE-A, and 5G. •Discusses reconfigurable architectures, including hardware building blocks such as processing elements, memory sub-systems, Network-on-Chip (NoC), and dynamic hardware reconfiguration; •Describes a unique design and optimization methodology, applied to different areas and levels, including communication theory, hardware implementation, and software support; •Demonstrates design trade-offs during different development phases and enables readers to apply similar techniques to various applications.
id cern-2128063
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2016
publisher Springer
record_format invenio
spelling cern-21280632021-04-21T19:49:21Zdoi:10.1007/978-3-319-24004-6http://cds.cern.ch/record/2128063engZhang, ChenxinLiu, LiangÖwall, ViktorHeterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architectureEngineeringThis book focuses on domain-specific heterogeneous reconfigurable architectures, demonstrating for readers a computing platform which is flexible enough to support multiple standards, multiple modes, and multiple algorithms. The content is multi-disciplinary, covering areas of wireless communication, computing architecture, and circuit design. The platform described provides real-time processing capability with reasonable implementation cost, achieving balanced trade-offs among flexibility, performance, and hardware costs. The authors discuss efficient design methods for wireless communication processing platforms, from both an algorithm and architecture design perspective. Coverage also includes computing platforms for different wireless technologies and standards, including MIMO, OFDM, Massive MIMO, DVB, WLAN, LTE/LTE-A, and 5G. •Discusses reconfigurable architectures, including hardware building blocks such as processing elements, memory sub-systems, Network-on-Chip (NoC), and dynamic hardware reconfiguration; •Describes a unique design and optimization methodology, applied to different areas and levels, including communication theory, hardware implementation, and software support; •Demonstrates design trade-offs during different development phases and enables readers to apply similar techniques to various applications.Springeroai:cds.cern.ch:21280632016
spellingShingle Engineering
Zhang, Chenxin
Liu, Liang
Öwall, Viktor
Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title_full Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title_fullStr Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title_full_unstemmed Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title_short Heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
title_sort heterogeneous reconfigurable processors for real-time baseband processing: from algorithm to architecture
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-24004-6
http://cds.cern.ch/record/2128063
work_keys_str_mv AT zhangchenxin heterogeneousreconfigurableprocessorsforrealtimebasebandprocessingfromalgorithmtoarchitecture
AT liuliang heterogeneousreconfigurableprocessorsforrealtimebasebandprocessingfromalgorithmtoarchitecture
AT owallviktor heterogeneousreconfigurableprocessorsforrealtimebasebandprocessingfromalgorithmtoarchitecture