Cargando…
Digital logic design using verilog: coding and RTL synthesis
This book is designed to serve as a hands-on professional reference with additional utility as a textbook for upper undergraduate and some graduate courses in digital logic design. This book is organized in such a way that that it can describe a number of RTL design scenarios, from simple to complex...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2016
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-81-322-2791-5 http://cds.cern.ch/record/2157634 |
_version_ | 1780950723745284096 |
---|---|
author | Taraate, Vaibbhav |
author_facet | Taraate, Vaibbhav |
author_sort | Taraate, Vaibbhav |
collection | CERN |
description | This book is designed to serve as a hands-on professional reference with additional utility as a textbook for upper undergraduate and some graduate courses in digital logic design. This book is organized in such a way that that it can describe a number of RTL design scenarios, from simple to complex. The book constructs the logic design story from the fundamentals of logic design to advanced RTL design concepts. Keeping in view the importance of miniaturization today, the book gives practical information on the issues with ASIC RTL design and how to overcome these concerns. It clearly explains how to write an efficient RTL code and how to improve design performance. The book also describes advanced RTL design concepts such as low-power design, multiple clock-domain design, and SOC-based design. The practical orientation of the book makes it ideal for training programs for practicing design engineers and for short-term vocational programs. The contents of the book will also make it a useful read for students and hobbyists. . |
id | cern-2157634 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2016 |
publisher | Springer |
record_format | invenio |
spelling | cern-21576342021-04-21T19:41:01Zdoi:10.1007/978-81-322-2791-5http://cds.cern.ch/record/2157634engTaraate, VaibbhavDigital logic design using verilog: coding and RTL synthesisEngineeringThis book is designed to serve as a hands-on professional reference with additional utility as a textbook for upper undergraduate and some graduate courses in digital logic design. This book is organized in such a way that that it can describe a number of RTL design scenarios, from simple to complex. The book constructs the logic design story from the fundamentals of logic design to advanced RTL design concepts. Keeping in view the importance of miniaturization today, the book gives practical information on the issues with ASIC RTL design and how to overcome these concerns. It clearly explains how to write an efficient RTL code and how to improve design performance. The book also describes advanced RTL design concepts such as low-power design, multiple clock-domain design, and SOC-based design. The practical orientation of the book makes it ideal for training programs for practicing design engineers and for short-term vocational programs. The contents of the book will also make it a useful read for students and hobbyists. .Springeroai:cds.cern.ch:21576342016 |
spellingShingle | Engineering Taraate, Vaibbhav Digital logic design using verilog: coding and RTL synthesis |
title | Digital logic design using verilog: coding and RTL synthesis |
title_full | Digital logic design using verilog: coding and RTL synthesis |
title_fullStr | Digital logic design using verilog: coding and RTL synthesis |
title_full_unstemmed | Digital logic design using verilog: coding and RTL synthesis |
title_short | Digital logic design using verilog: coding and RTL synthesis |
title_sort | digital logic design using verilog: coding and rtl synthesis |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-81-322-2791-5 http://cds.cern.ch/record/2157634 |
work_keys_str_mv | AT taraatevaibbhav digitallogicdesignusingverilogcodingandrtlsynthesis |