Cargando…

Analog integrated circuit design automation: placement, routing and parasitic extraction techniques

This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-...

Descripción completa

Detalles Bibliográficos
Autores principales: Martins, Ricardo, Lourenço, Nuno, Horta, Nuno
Lenguaje:eng
Publicado: Springer 2017
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-34060-9
http://cds.cern.ch/record/2240374
_version_ 1780953032913059840
author Martins, Ricardo
Lourenço, Nuno
Horta, Nuno
author_facet Martins, Ricardo
Lourenço, Nuno
Horta, Nuno
author_sort Martins, Ricardo
collection CERN
description This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets. Introduces readers to hierarchical combination of Pareto fronts of placements; Presents electromigration-aware routing with multilayer multiport terminal structures; Includes evolutionary multi-objective multi-constraint detailed Router; Enables parasitic extraction performed over a semi-complete layout.
id cern-2240374
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2017
publisher Springer
record_format invenio
spelling cern-22403742021-04-21T19:24:26Zdoi:10.1007/978-3-319-34060-9http://cds.cern.ch/record/2240374engMartins, RicardoLourenço, NunoHorta, NunoAnalog integrated circuit design automation: placement, routing and parasitic extraction techniquesEngineeringThis book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets. Introduces readers to hierarchical combination of Pareto fronts of placements; Presents electromigration-aware routing with multilayer multiport terminal structures; Includes evolutionary multi-objective multi-constraint detailed Router; Enables parasitic extraction performed over a semi-complete layout.Springeroai:cds.cern.ch:22403742017
spellingShingle Engineering
Martins, Ricardo
Lourenço, Nuno
Horta, Nuno
Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title_full Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title_fullStr Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title_full_unstemmed Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title_short Analog integrated circuit design automation: placement, routing and parasitic extraction techniques
title_sort analog integrated circuit design automation: placement, routing and parasitic extraction techniques
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-34060-9
http://cds.cern.ch/record/2240374
work_keys_str_mv AT martinsricardo analogintegratedcircuitdesignautomationplacementroutingandparasiticextractiontechniques
AT lourenconuno analogintegratedcircuitdesignautomationplacementroutingandparasiticextractiontechniques
AT hortanuno analogintegratedcircuitdesignautomationplacementroutingandparasiticextractiontechniques