Cargando…
Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3
The instantaneous luminosity of the LHC will be increased by up to a factor of three with respect to the original design value at Run-3 (starting 2021). The ATLAS Level-1 end-cap muon trigger in LHC Run-3 will identify muons by combining data from the Thin-Gap Chamber detector (TGC) and the New Smal...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.22323/1.313.0145 http://cds.cern.ch/record/2288664 |
_version_ | 1780956204800933888 |
---|---|
author | Mizukami, Atsushi |
author_facet | Mizukami, Atsushi |
author_sort | Mizukami, Atsushi |
collection | CERN |
description | The instantaneous luminosity of the LHC will be increased by up to a factor of three with respect to the original design value at Run-3 (starting 2021). The ATLAS Level-1 end-cap muon trigger in LHC Run-3 will identify muons by combining data from the Thin-Gap Chamber detector (TGC) and the New Small Wheel (NSW), which is a new detector and will be able to operate in a high background hit rate at Run-3, to suppress the Level-1 trigger rate. In order to handle data from both TGC and NSW, a new trigger processor board has been developed. The board has a modern FPGA to make use of Multi-Gigabit transceiver technology. The readout system for trigger data has also been designed with TCP/IP instead of a dedicated ASIC. This letter presents the electronics and its firmware of the ATLAS Level-1 end-cap muon trigger processor board for LHC Run-3. |
id | cern-2288664 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2017 |
record_format | invenio |
spelling | cern-22886642019-09-30T06:29:59Zdoi:10.22323/1.313.0145http://cds.cern.ch/record/2288664engMizukami, AtsushiDevelopment of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3Particle Physics - ExperimentThe instantaneous luminosity of the LHC will be increased by up to a factor of three with respect to the original design value at Run-3 (starting 2021). The ATLAS Level-1 end-cap muon trigger in LHC Run-3 will identify muons by combining data from the Thin-Gap Chamber detector (TGC) and the New Small Wheel (NSW), which is a new detector and will be able to operate in a high background hit rate at Run-3, to suppress the Level-1 trigger rate. In order to handle data from both TGC and NSW, a new trigger processor board has been developed. The board has a modern FPGA to make use of Multi-Gigabit transceiver technology. The readout system for trigger data has also been designed with TCP/IP instead of a dedicated ASIC. This letter presents the electronics and its firmware of the ATLAS Level-1 end-cap muon trigger processor board for LHC Run-3.ATL-DAQ-PROC-2017-031oai:cds.cern.ch:22886642017-10-13 |
spellingShingle | Particle Physics - Experiment Mizukami, Atsushi Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title | Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title_full | Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title_fullStr | Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title_full_unstemmed | Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title_short | Development of the new trigger processor board for the ATLAS Level-1 endcap muon trigger for Run-3 |
title_sort | development of the new trigger processor board for the atlas level-1 endcap muon trigger for run-3 |
topic | Particle Physics - Experiment |
url | https://dx.doi.org/10.22323/1.313.0145 http://cds.cern.ch/record/2288664 |
work_keys_str_mv | AT mizukamiatsushi developmentofthenewtriggerprocessorboardfortheatlaslevel1endcapmuontriggerforrun3 |