Cargando…

The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.

The main purpose of the NA62 experiment is to measure the branching ratio of the ultra-rare decay $K^{+} \to \pi^{+} \nu \bar\nu$ with a precision of 10%. The intense flux of particles in a rare-event experiment requires a high-performance trigger and data acquisition system, ensuring a high accepta...

Descripción completa

Detalles Bibliográficos
Autor principal: Soldi, Dario
Lenguaje:eng
Publicado: 2017
Materias:
Acceso en línea:http://cds.cern.ch/record/2292979
_version_ 1780956503348346880
author Soldi, Dario
author_facet Soldi, Dario
author_sort Soldi, Dario
collection CERN
description The main purpose of the NA62 experiment is to measure the branching ratio of the ultra-rare decay $K^{+} \to \pi^{+} \nu \bar\nu$ with a precision of 10%. The intense flux of particles in a rare-event experiment requires a high-performance trigger and data acquisition system, ensuring a high acceptance for the signal events together with a high rejection of the decays accounting for most of the rate. In this work the trigger processor, called Level-0 Trigger Processor (L0TP), of the first level of the NA62 trigger logic is presented. It has been designed to select candidate events at ∼10 MHz input rate coming from seven different sources of data and to reduce the output trigger rate to 1 MHz. It is the only NA62 trigger level implemented in hardware, by the use of programmable logic (FPGA). Data collected by detectors are sent via Gigabit Ethernet connections to the L0TP board. The logic of firmware compares different event configurations with pre-selected masks, sending the result of the computation to all sub-systems. Performances and limitations of the entire system are reported, including a detailed study of the efficiency of detectors participating to the trigger generation. The development of the L0TP has been performed concurrently with the construction of the experiment, growing in complexity from a preliminary version commissioned during the first pilot run in 2014 to the state of the art system used in the 2016 data taking which is presented in this work.
id cern-2292979
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2017
record_format invenio
spelling cern-22929792019-09-30T06:29:59Zhttp://cds.cern.ch/record/2292979engSoldi, DarioThe FPGA-based first level trigger for the NA62 Experiment at CERN SPS.Particle Physics - ExperimentThe main purpose of the NA62 experiment is to measure the branching ratio of the ultra-rare decay $K^{+} \to \pi^{+} \nu \bar\nu$ with a precision of 10%. The intense flux of particles in a rare-event experiment requires a high-performance trigger and data acquisition system, ensuring a high acceptance for the signal events together with a high rejection of the decays accounting for most of the rate. In this work the trigger processor, called Level-0 Trigger Processor (L0TP), of the first level of the NA62 trigger logic is presented. It has been designed to select candidate events at ∼10 MHz input rate coming from seven different sources of data and to reduce the output trigger rate to 1 MHz. It is the only NA62 trigger level implemented in hardware, by the use of programmable logic (FPGA). Data collected by detectors are sent via Gigabit Ethernet connections to the L0TP board. The logic of firmware compares different event configurations with pre-selected masks, sending the result of the computation to all sub-systems. Performances and limitations of the entire system are reported, including a detailed study of the efficiency of detectors participating to the trigger generation. The development of the L0TP has been performed concurrently with the construction of the experiment, growing in complexity from a preliminary version commissioned during the first pilot run in 2014 to the state of the art system used in the 2016 data taking which is presented in this work.CERN-THESIS-2017-234oai:cds.cern.ch:22929792017-11-15T20:47:56Z
spellingShingle Particle Physics - Experiment
Soldi, Dario
The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title_full The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title_fullStr The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title_full_unstemmed The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title_short The FPGA-based first level trigger for the NA62 Experiment at CERN SPS.
title_sort fpga-based first level trigger for the na62 experiment at cern sps.
topic Particle Physics - Experiment
url http://cds.cern.ch/record/2292979
work_keys_str_mv AT soldidario thefpgabasedfirstleveltriggerforthena62experimentatcernsps
AT soldidario fpgabasedfirstleveltriggerforthena62experimentatcernsps