Cargando…

Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS

The RD53 collaboration is currently designing a large scale prototype pixel readout chip in 65 nm CMOS technology for the phase 2 upgrades at the HL-LHC. The RD53A chip will be available by the end of the year 2017 and will be extensively tested to confirm if the circuit and the architecture make a...

Descripción completa

Detalles Bibliográficos
Autores principales: Vogt, M., Krüger, H., Hemperek, T., Janssen, J., Pohl, D.L., Daas, M.
Lenguaje:eng
Publicado: SISSA 2017
Materias:
Acceso en línea:https://dx.doi.org/10.22323/1.313.0084
http://cds.cern.ch/record/2296682
_version_ 1780956816206725120
author Vogt, M.
Krüger, H.
Hemperek, T.
Janssen, J.
Pohl, D.L.
Daas, M.
author_facet Vogt, M.
Krüger, H.
Hemperek, T.
Janssen, J.
Pohl, D.L.
Daas, M.
author_sort Vogt, M.
collection CERN
description The RD53 collaboration is currently designing a large scale prototype pixel readout chip in 65 nm CMOS technology for the phase 2 upgrades at the HL-LHC. The RD53A chip will be available by the end of the year 2017 and will be extensively tested to confirm if the circuit and the architecture make a solid foundation for the final pixel readout chips for the experiments at the HL-LHC. A test and data acquisition system for the RD53A chip is currently under development to perform single-chip and multi-chip module measurements. In addition, the verification of the RD53A design is performed in a dedicated simulation environment. The concept and the implementation of the test and data acquisition system and the simulation environment, which are based on a modular data acquisition and system testing framework, are presented in this work.
id cern-2296682
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2017
publisher SISSA
record_format invenio
spelling cern-22966822023-03-14T17:42:42Zdoi:10.22323/1.313.0084http://cds.cern.ch/record/2296682engVogt, M.Krüger, H.Hemperek, T.Janssen, J.Pohl, D.L.Daas, M.Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOSphysics.ins-detDetectors and Experimental TechniquesThe RD53 collaboration is currently designing a large scale prototype pixel readout chip in 65 nm CMOS technology for the phase 2 upgrades at the HL-LHC. The RD53A chip will be available by the end of the year 2017 and will be extensively tested to confirm if the circuit and the architecture make a solid foundation for the final pixel readout chips for the experiments at the HL-LHC. A test and data acquisition system for the RD53A chip is currently under development to perform single-chip and multi-chip module measurements. In addition, the verification of the RD53A design is performed in a dedicated simulation environment. The concept and the implementation of the test and data acquisition system and the simulation environment, which are based on a modular data acquisition and system testing framework, are presented in this work.SISSAarXiv:1711.03212oai:cds.cern.ch:22966822017-11-08
spellingShingle physics.ins-det
Detectors and Experimental Techniques
Vogt, M.
Krüger, H.
Hemperek, T.
Janssen, J.
Pohl, D.L.
Daas, M.
Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title_full Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title_fullStr Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title_full_unstemmed Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title_short Characterization and Verification Environment for the RD53A Pixel Readout Chip in 65 nm CMOS
title_sort characterization and verification environment for the rd53a pixel readout chip in 65 nm cmos
topic physics.ins-det
Detectors and Experimental Techniques
url https://dx.doi.org/10.22323/1.313.0084
http://cds.cern.ch/record/2296682
work_keys_str_mv AT vogtm characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos
AT krugerh characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos
AT hemperekt characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos
AT janssenj characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos
AT pohldl characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos
AT daasm characterizationandverificationenvironmentfortherd53apixelreadoutchipin65nmcmos