Cargando…
Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC
A prototype of a new-generation readout ASIC targeting High-Luminosity (HL) LHC pixel detector upgrades has been designed and fabricated as part of the Italian INFN CHIPIX65 project using a commercial 65 nm CMOS technology. This demonstrator, hereinafter referred to as CHIPIX-FE0, is composed of a m...
Autores principales: | , , , , , , , , , , , , , , , , , , , , , , , , |
---|---|
Formato: | info:eu-repo/semantics/article |
Lenguaje: | eng |
Publicado: |
Proceedings of Science
2018
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/2319291 |
_version_ | 1780958411687460864 |
---|---|
author | Pacher, L. Monteil, E. Demaria, N. Rivetti, A. Da Rocha Rolo, M. Dellacasa, G. Mazza, G. Rotondo, F. Wheadon, R. Paternò, A. Panati, S. Loddo, F. Licciulli, F. Ciciriello, F. Marzocca, C. Gaioni, L. Traversi, G. Re, V. De Canio, F. Ratti, L. Marconi, S. Placidi, P. Magazzù, G. Stabile, A. Mattiazzo, S. |
author_facet | Pacher, L. Monteil, E. Demaria, N. Rivetti, A. Da Rocha Rolo, M. Dellacasa, G. Mazza, G. Rotondo, F. Wheadon, R. Paternò, A. Panati, S. Loddo, F. Licciulli, F. Ciciriello, F. Marzocca, C. Gaioni, L. Traversi, G. Re, V. De Canio, F. Ratti, L. Marconi, S. Placidi, P. Magazzù, G. Stabile, A. Mattiazzo, S. |
author_sort | Pacher, L. |
collection | CERN |
description | A prototype of a new-generation readout ASIC targeting High-Luminosity (HL) LHC pixel detector upgrades has been designed and fabricated as part of the Italian INFN CHIPIX65 project using a commercial 65 nm CMOS technology. This demonstrator, hereinafter referred to as CHIPIX-FE0, is composed of a matrix of 64 × 64 pixels with 50 μm × 50 μm pixel size embedding two different architectures of analog front-ends working in parallel. The final layout of the chip was submitted and accepted for fabrication on July 2016. Chips were received back from the foundry on October 2016 and successfully characterized before irradiation. Several irra- diation campaigns with X-rays have been accomplished during 2017 at Padova INFN and CERN EP/ESE facilities under different uniformity and temperature conditions up to 630 Mrad Total Ionizing Dose (TID). These studies corfirmed negligible degradation of analog front-ends per- formance after irradiation. First sample chips have been also bump-bonded to 50 μm × 50 μm and single readout electrode 25 μm × 100 μm 3D sensors provided by Trento FBK. This repre- sented a major milestone for the entire CHIPIX65 project, offering to the pixel community the first example of a complete readout chip in 65 nm CMOS technology coupled to such a kind of silicon detectors. Extensive characterizations with laser and radioactive sources have started. This paper briefly summarizes most important pre- and post-irradiation results, along with preliminary results obtained from chips bump-bonded to 3D sensors. Selected components of the CHIPIX65 demonstrator have been finally integrated into the large-scale RD53A prototype submitted at the end of summer 2017 by the CERN RD53 international collaboration on 65 nm CMOS technology. |
format | info:eu-repo/semantics/article |
id | cern-2319291 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2018 |
publisher | Proceedings of Science |
record_format | invenio |
spelling | cern-23192912019-09-30T06:29:59Z http://cds.cern.ch/record/2319291 eng Pacher, L. Monteil, E. Demaria, N. Rivetti, A. Da Rocha Rolo, M. Dellacasa, G. Mazza, G. Rotondo, F. Wheadon, R. Paternò, A. Panati, S. Loddo, F. Licciulli, F. Ciciriello, F. Marzocca, C. Gaioni, L. Traversi, G. Re, V. De Canio, F. Ratti, L. Marconi, S. Placidi, P. Magazzù, G. Stabile, A. Mattiazzo, S. Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC Detectors and Experimental Techniques 4: Micro-electronics and interconnections A prototype of a new-generation readout ASIC targeting High-Luminosity (HL) LHC pixel detector upgrades has been designed and fabricated as part of the Italian INFN CHIPIX65 project using a commercial 65 nm CMOS technology. This demonstrator, hereinafter referred to as CHIPIX-FE0, is composed of a matrix of 64 × 64 pixels with 50 μm × 50 μm pixel size embedding two different architectures of analog front-ends working in parallel. The final layout of the chip was submitted and accepted for fabrication on July 2016. Chips were received back from the foundry on October 2016 and successfully characterized before irradiation. Several irra- diation campaigns with X-rays have been accomplished during 2017 at Padova INFN and CERN EP/ESE facilities under different uniformity and temperature conditions up to 630 Mrad Total Ionizing Dose (TID). These studies corfirmed negligible degradation of analog front-ends per- formance after irradiation. First sample chips have been also bump-bonded to 50 μm × 50 μm and single readout electrode 25 μm × 100 μm 3D sensors provided by Trento FBK. This repre- sented a major milestone for the entire CHIPIX65 project, offering to the pixel community the first example of a complete readout chip in 65 nm CMOS technology coupled to such a kind of silicon detectors. Extensive characterizations with laser and radioactive sources have started. This paper briefly summarizes most important pre- and post-irradiation results, along with preliminary results obtained from chips bump-bonded to 3D sensors. Selected components of the CHIPIX65 demonstrator have been finally integrated into the large-scale RD53A prototype submitted at the end of summer 2017 by the CERN RD53 international collaboration on 65 nm CMOS technology. info:eu-repo/grantAgreement/EC/FP7/654168 info:eu-repo/semantics/openAccess Education Level info:eu-repo/semantics/article http://cds.cern.ch/record/2319291 Proceedings of Science Proceedings of Science, () pp. 2018 |
spellingShingle | Detectors and Experimental Techniques 4: Micro-electronics and interconnections Pacher, L. Monteil, E. Demaria, N. Rivetti, A. Da Rocha Rolo, M. Dellacasa, G. Mazza, G. Rotondo, F. Wheadon, R. Paternò, A. Panati, S. Loddo, F. Licciulli, F. Ciciriello, F. Marzocca, C. Gaioni, L. Traversi, G. Re, V. De Canio, F. Ratti, L. Marconi, S. Placidi, P. Magazzù, G. Stabile, A. Mattiazzo, S. Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title | Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title_full | Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title_fullStr | Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title_full_unstemmed | Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title_short | Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC |
title_sort | results from chipix-fe0, a small-scale prototype of a new generation pixel readout asic in 65 nm cmos for hl-lhc |
topic | Detectors and Experimental Techniques 4: Micro-electronics and interconnections |
url | http://cds.cern.ch/record/2319291 http://cds.cern.ch/record/2319291 |
work_keys_str_mv | AT pacherl resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT monteile resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT demarian resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT rivettia resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT darocharolom resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT dellacasag resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT mazzag resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT rotondof resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT wheadonr resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT paternoa resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT panatis resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT loddof resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT licciullif resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT ciciriellof resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT marzoccac resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT gaionil resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT traversig resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT rev resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT decaniof resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT rattil resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT marconis resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT placidip resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT magazzug resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT stabilea resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc AT mattiazzos resultsfromchipixfe0asmallscaleprototypeofanewgenerationpixelreadoutasicin65nmcmosforhllhc |