Cargando…

Phase-II Associative Memory ASIC Specifications

This documents defines the specifications for the Associative Memory ASIC for Phase-II. The work-flow toward the final ASIC is organized in the following three steps • AM08 prototype: small area MPW prototype to test all the full custom features, the VHDL logic and the I/O. This chip must be fully f...

Descripción completa

Detalles Bibliográficos
Autores principales: Stabile, Alberto, Annovi, Alberto, Warren, Matthew, Green, Barry, Konstantinidis, Nikolaos, Motuk, Halil Erdem, Frontini, Luca, Liberali, Valentino, Crescioli, Francesco, Fedi, Giacomo, Sotiropoulou, Calliope-louisa, De Canio, Francesco, Traversi, Gianluca, Shojaii, Seyed Ruhollah, Kubota, Takashi, Calderini, Giovanni, Palla, Fabrizio, Checcucci, Bruno, Spiller, Laurence Anthony, Mcnamara, Peter Charles
Lenguaje:eng
Publicado: 2018
Materias:
Acceso en línea:http://cds.cern.ch/record/2320701
_version_ 1780958487191224320
author Stabile, Alberto
Annovi, Alberto
Warren, Matthew
Green, Barry
Konstantinidis, Nikolaos
Motuk, Halil Erdem
Frontini, Luca
Liberali, Valentino
Crescioli, Francesco
Fedi, Giacomo
Sotiropoulou, Calliope-louisa
De Canio, Francesco
Traversi, Gianluca
Shojaii, Seyed Ruhollah
Kubota, Takashi
Calderini, Giovanni
Palla, Fabrizio
Checcucci, Bruno
Spiller, Laurence Anthony
Mcnamara, Peter Charles
author_facet Stabile, Alberto
Annovi, Alberto
Warren, Matthew
Green, Barry
Konstantinidis, Nikolaos
Motuk, Halil Erdem
Frontini, Luca
Liberali, Valentino
Crescioli, Francesco
Fedi, Giacomo
Sotiropoulou, Calliope-louisa
De Canio, Francesco
Traversi, Gianluca
Shojaii, Seyed Ruhollah
Kubota, Takashi
Calderini, Giovanni
Palla, Fabrizio
Checcucci, Bruno
Spiller, Laurence Anthony
Mcnamara, Peter Charles
author_sort Stabile, Alberto
collection CERN
description This documents defines the specifications for the Associative Memory ASIC for Phase-II. The work-flow toward the final ASIC is organized in the following three steps • AM08 prototype: small area MPW prototype to test all the full custom features, the VHDL logic and the I/O. This chip must be fully functional with smaller memory area than the final ASIC; • AM09pre pre-production: full area ASIC to be fabricated with a full-mask set pilot run. Production corner wafers will be created; • AM09 production: full area ASIC with refinements for the mass production. The AM09 will be developed built on the AM08 extending the memory area, therefore the specification of both versions must be compatible.
id cern-2320701
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2018
record_format invenio
spelling cern-23207012019-11-29T10:45:13Zhttp://cds.cern.ch/record/2320701engStabile, AlbertoAnnovi, AlbertoWarren, MatthewGreen, BarryKonstantinidis, NikolaosMotuk, Halil ErdemFrontini, LucaLiberali, ValentinoCrescioli, FrancescoFedi, GiacomoSotiropoulou, Calliope-louisaDe Canio, FrancescoTraversi, GianlucaShojaii, Seyed RuhollahKubota, TakashiCalderini, GiovanniPalla, FabrizioCheccucci, BrunoSpiller, Laurence AnthonyMcnamara, Peter CharlesPhase-II Associative Memory ASIC SpecificationsEngineeringThis documents defines the specifications for the Associative Memory ASIC for Phase-II. The work-flow toward the final ASIC is organized in the following three steps • AM08 prototype: small area MPW prototype to test all the full custom features, the VHDL logic and the I/O. This chip must be fully functional with smaller memory area than the final ASIC; • AM09pre pre-production: full area ASIC to be fabricated with a full-mask set pilot run. Production corner wafers will be created; • AM09 production: full area ASIC with refinements for the mass production. The AM09 will be developed built on the AM08 extending the memory area, therefore the specification of both versions must be compatible.CERN-OPEN-2018-003oai:cds.cern.ch:23207012018-05-30
spellingShingle Engineering
Stabile, Alberto
Annovi, Alberto
Warren, Matthew
Green, Barry
Konstantinidis, Nikolaos
Motuk, Halil Erdem
Frontini, Luca
Liberali, Valentino
Crescioli, Francesco
Fedi, Giacomo
Sotiropoulou, Calliope-louisa
De Canio, Francesco
Traversi, Gianluca
Shojaii, Seyed Ruhollah
Kubota, Takashi
Calderini, Giovanni
Palla, Fabrizio
Checcucci, Bruno
Spiller, Laurence Anthony
Mcnamara, Peter Charles
Phase-II Associative Memory ASIC Specifications
title Phase-II Associative Memory ASIC Specifications
title_full Phase-II Associative Memory ASIC Specifications
title_fullStr Phase-II Associative Memory ASIC Specifications
title_full_unstemmed Phase-II Associative Memory ASIC Specifications
title_short Phase-II Associative Memory ASIC Specifications
title_sort phase-ii associative memory asic specifications
topic Engineering
url http://cds.cern.ch/record/2320701
work_keys_str_mv AT stabilealberto phaseiiassociativememoryasicspecifications
AT annovialberto phaseiiassociativememoryasicspecifications
AT warrenmatthew phaseiiassociativememoryasicspecifications
AT greenbarry phaseiiassociativememoryasicspecifications
AT konstantinidisnikolaos phaseiiassociativememoryasicspecifications
AT motukhalilerdem phaseiiassociativememoryasicspecifications
AT frontiniluca phaseiiassociativememoryasicspecifications
AT liberalivalentino phaseiiassociativememoryasicspecifications
AT cresciolifrancesco phaseiiassociativememoryasicspecifications
AT fedigiacomo phaseiiassociativememoryasicspecifications
AT sotiropouloucalliopelouisa phaseiiassociativememoryasicspecifications
AT decaniofrancesco phaseiiassociativememoryasicspecifications
AT traversigianluca phaseiiassociativememoryasicspecifications
AT shojaiiseyedruhollah phaseiiassociativememoryasicspecifications
AT kubotatakashi phaseiiassociativememoryasicspecifications
AT calderinigiovanni phaseiiassociativememoryasicspecifications
AT pallafabrizio phaseiiassociativememoryasicspecifications
AT checcuccibruno phaseiiassociativememoryasicspecifications
AT spillerlaurenceanthony phaseiiassociativememoryasicspecifications
AT mcnamarapetercharles phaseiiassociativememoryasicspecifications