Cargando…
Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2)
<!--HTML-->FPGAs are a more and more ubiquitous technology. They offer the benefits of fast, application-tailored hardware, typically associated with ASICs, while enabling fast prototyping, upgradability and low costs. This makes them an ideal ally in HEP computing, specifically in areas where...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
2019
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/2666396 |
_version_ | 1780961997885538304 |
---|---|
author | Lopez, Giorgio |
author_facet | Lopez, Giorgio |
author_sort | Lopez, Giorgio |
collection | CERN |
description | <!--HTML-->FPGAs are a more and more ubiquitous technology. They offer the benefits of fast, application-tailored hardware, typically associated with ASICs, while enabling fast prototyping, upgradability and low costs. This makes them an ideal ally in HEP computing, specifically in areas where high performance is needed and/or specifications and needs may vary.
The lectures will focus on the intrinsic parallel processing characteristics of FPGAs, emphasizing how they can be exploited to implement data-intensive algorithms. Focus will also be put on concepts like hardware/software partitioning (very important to help the most performing parts of the systems in collaborating with the legacy CPU oriented codebase).
A simple hands on exercises session will be added to let the students get acquainted with the main tools and the VHDL language. |
id | cern-2666396 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2019 |
record_format | invenio |
spelling | cern-26663962022-11-02T22:32:37Zhttp://cds.cern.ch/record/2666396engLopez, GiorgioHardware Acceleration Through FPGAs - Basics of VHDL (lecture 2)Inverted CERN School of Computing 2019Inverted CSC<!--HTML-->FPGAs are a more and more ubiquitous technology. They offer the benefits of fast, application-tailored hardware, typically associated with ASICs, while enabling fast prototyping, upgradability and low costs. This makes them an ideal ally in HEP computing, specifically in areas where high performance is needed and/or specifications and needs may vary. The lectures will focus on the intrinsic parallel processing characteristics of FPGAs, emphasizing how they can be exploited to implement data-intensive algorithms. Focus will also be put on concepts like hardware/software partitioning (very important to help the most performing parts of the systems in collaborating with the legacy CPU oriented codebase). A simple hands on exercises session will be added to let the students get acquainted with the main tools and the VHDL language.oai:cds.cern.ch:26663962019 |
spellingShingle | Inverted CSC Lopez, Giorgio Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title | Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title_full | Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title_fullStr | Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title_full_unstemmed | Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title_short | Hardware Acceleration Through FPGAs - Basics of VHDL (lecture 2) |
title_sort | hardware acceleration through fpgas - basics of vhdl (lecture 2) |
topic | Inverted CSC |
url | http://cds.cern.ch/record/2666396 |
work_keys_str_mv | AT lopezgiorgio hardwareaccelerationthroughfpgasbasicsofvhdllecture2 AT lopezgiorgio invertedcernschoolofcomputing2019 |