Cargando…
Development of an FPGA Emulator for the RD53A Test Chip
In 2024 the LHC will be shut down for an extended period to perform upgrades to the instrument and the detectors located on it. One such upgrade is the Front End ITk upgrade in ATLAS Pixel. New hardware is being developed for this upgrade, and a test chip called the RD53A has been created as a proto...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
2019
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/2672216 |
_version_ | 1780962450517000192 |
---|---|
author | Werran, Dustin Connor |
author_facet | Werran, Dustin Connor |
author_sort | Werran, Dustin Connor |
collection | CERN |
description | In 2024 the LHC will be shut down for an extended period to perform upgrades to the instrument and the detectors located on it. One such upgrade is the Front End ITk upgrade in ATLAS Pixel. New hardware is being developed for this upgrade, and a test chip called the RD53A has been created as a prototype version of that future hardware. Primarily because of restrictions associated with the RD53A chip, including its limited availability to researchers, its inability to generate realistic data without radiation present, and the speed at which changes to the physical chip can be made when issues are found, The Adaptive Computing Machines and Emulators (ACME) lab at the University of Washington built and maintains code to emulate the RD53A. The Emulator solves the problems posed by the physical chip: The code is downloadable from an online repository and runs on a commercially available FPGA and thereby is easily accessible to researchers; It generates realistic hit data without need for irradiation; and, when the Emulator needs to be altered to fix issues or target certain research applications, turnaround can be completed in hours, not weeks. The motivation for the Emulator, its current state of development, and my personal work on the architecture and logic are explained in this thesis. |
id | cern-2672216 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2019 |
record_format | invenio |
spelling | cern-26722162019-09-30T06:29:59Zhttp://cds.cern.ch/record/2672216engWerran, Dustin ConnorDevelopment of an FPGA Emulator for the RD53A Test ChipDetectors and Experimental TechniquesEngineeringIn 2024 the LHC will be shut down for an extended period to perform upgrades to the instrument and the detectors located on it. One such upgrade is the Front End ITk upgrade in ATLAS Pixel. New hardware is being developed for this upgrade, and a test chip called the RD53A has been created as a prototype version of that future hardware. Primarily because of restrictions associated with the RD53A chip, including its limited availability to researchers, its inability to generate realistic data without radiation present, and the speed at which changes to the physical chip can be made when issues are found, The Adaptive Computing Machines and Emulators (ACME) lab at the University of Washington built and maintains code to emulate the RD53A. The Emulator solves the problems posed by the physical chip: The code is downloadable from an online repository and runs on a commercially available FPGA and thereby is easily accessible to researchers; It generates realistic hit data without need for irradiation; and, when the Emulator needs to be altered to fix issues or target certain research applications, turnaround can be completed in hours, not weeks. The motivation for the Emulator, its current state of development, and my personal work on the architecture and logic are explained in this thesis.CERN-THESIS-2019-023oai:cds.cern.ch:26722162019-04-18T21:20:02Z |
spellingShingle | Detectors and Experimental Techniques Engineering Werran, Dustin Connor Development of an FPGA Emulator for the RD53A Test Chip |
title | Development of an FPGA Emulator for the RD53A Test Chip |
title_full | Development of an FPGA Emulator for the RD53A Test Chip |
title_fullStr | Development of an FPGA Emulator for the RD53A Test Chip |
title_full_unstemmed | Development of an FPGA Emulator for the RD53A Test Chip |
title_short | Development of an FPGA Emulator for the RD53A Test Chip |
title_sort | development of an fpga emulator for the rd53a test chip |
topic | Detectors and Experimental Techniques Engineering |
url | http://cds.cern.ch/record/2672216 |
work_keys_str_mv | AT werrandustinconnor developmentofanfpgaemulatorfortherd53atestchip |