Cargando…

REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA

The R\&D for the new on-detector electronics for the Phase-II ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) Daughterboard (DB). The DB is the readout link and control board interface to the off-det...

Descripción completa

Detalles Bibliográficos
Autores principales: Valdes Santurio, Eduardo, Silverstein, Samuel, Bohm, Christian, Dunne, Katherine Elaine, Lee, Suhyun
Lenguaje:eng
Publicado: 2019
Materias:
Acceso en línea:http://cds.cern.ch/record/2693589
_version_ 1780964037094277120
author Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
author_facet Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
author_sort Valdes Santurio, Eduardo
collection CERN
description The R\&D for the new on-detector electronics for the Phase-II ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) Daughterboard (DB). The DB is the readout link and control board interface to the off-detector electronics of TileCal. The DB receives configuration commands and LHC timing via two CERN radiation-hard GBTx ASICs and two redundant 4.8 Gbps downlinks. Two Ultrascale+ FPGAs propagate the control to the front-end. Simultaneously, the FPGAs send continuous high-speed readout of digitized Photomultiplier Tube (PMT) samples through four 9.6 Gbps uplinks. We present a DB redesign that further improves the timing scheme, and enhances the radiation tolerance of the board by mitigating SEL induced errors and implementing a more robust power-up and current monitoring scheme. The design minimizes points of failure and reduces sensitivity to SEUs and radiation damage by employing a double-redundant scheme, using Triple Mode Redundancy (TMR) and Xilinx Soft Error Mitigation (SEM) in the FPGAs, adopting Cyclic Redundancy Check (CRC) error verification in the uplinks and Forward Error Correction (FEC) in the downlinks.
id cern-2693589
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2019
record_format invenio
spelling cern-26935892019-10-15T18:30:51Zhttp://cds.cern.ch/record/2693589engValdes Santurio, EduardoSilverstein, SamuelBohm, ChristianDunne, Katherine ElaineLee, SuhyunREDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERAParticle Physics - ExperimentThe R\&D for the new on-detector electronics for the Phase-II ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) Daughterboard (DB). The DB is the readout link and control board interface to the off-detector electronics of TileCal. The DB receives configuration commands and LHC timing via two CERN radiation-hard GBTx ASICs and two redundant 4.8 Gbps downlinks. Two Ultrascale+ FPGAs propagate the control to the front-end. Simultaneously, the FPGAs send continuous high-speed readout of digitized Photomultiplier Tube (PMT) samples through four 9.6 Gbps uplinks. We present a DB redesign that further improves the timing scheme, and enhances the radiation tolerance of the board by mitigating SEL induced errors and implementing a more robust power-up and current monitoring scheme. The design minimizes points of failure and reduces sensitivity to SEUs and radiation damage by employing a double-redundant scheme, using Triple Mode Redundancy (TMR) and Xilinx Soft Error Mitigation (SEM) in the FPGAs, adopting Cyclic Redundancy Check (CRC) error verification in the uplinks and Forward Error Correction (FEC) in the downlinks.ATL-TILECAL-SLIDE-2019-766oai:cds.cern.ch:26935892019-10-15
spellingShingle Particle Physics - Experiment
Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title_full REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title_fullStr REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title_full_unstemmed REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title_short REDESIGN OF THE ATLAS TILE CALORIMETER READOUT LINK AND CONTROL BOARD FOR THE HIGH LUMINOSITY LHC ERA
title_sort redesign of the atlas tile calorimeter readout link and control board for the high luminosity lhc era
topic Particle Physics - Experiment
url http://cds.cern.ch/record/2693589
work_keys_str_mv AT valdessanturioeduardo redesignoftheatlastilecalorimeterreadoutlinkandcontrolboardforthehighluminositylhcera
AT silversteinsamuel redesignoftheatlastilecalorimeterreadoutlinkandcontrolboardforthehighluminositylhcera
AT bohmchristian redesignoftheatlastilecalorimeterreadoutlinkandcontrolboardforthehighluminositylhcera
AT dunnekatherineelaine redesignoftheatlastilecalorimeterreadoutlinkandcontrolboardforthehighluminositylhcera
AT leesuhyun redesignoftheatlastilecalorimeterreadoutlinkandcontrolboardforthehighluminositylhcera