Cargando…

Analog circuit design: low-power low-voltage, integrated filters and smart power

The realization of signal sampling and quantization at high sample rates with low power dissipation is an important goal in many applications, includ­ ing portable video devices such as camcorders, personal communication devices such as wireless LAN transceivers, in the read channels of magnetic sto...

Descripción completa

Detalles Bibliográficos
Autores principales: van de Plassche, Rudy J, Sansen, Willy M C, Huijsing, Johan H
Lenguaje:eng
Publicado: Kluwer Academic 1995
Materias:
Acceso en línea:http://cds.cern.ch/record/2695099
_version_ 1780964116903493632
author van de Plassche, Rudy J
Sansen, Willy M C
Huijsing, Johan H
author_facet van de Plassche, Rudy J
Sansen, Willy M C
Huijsing, Johan H
author_sort van de Plassche, Rudy J
collection CERN
description The realization of signal sampling and quantization at high sample rates with low power dissipation is an important goal in many applications, includ­ ing portable video devices such as camcorders, personal communication devices such as wireless LAN transceivers, in the read channels of magnetic storage devices using digital data detection, and many others. This paper describes architecture and circuit approaches for the design of high-speed, low-power pipeline analog-to-digital converters in CMOS. Here the term high speed is taken to imply sampling rates above 1 Mhz. In the first section the dif­ ferent conversion techniques applicable in this range of sample rates is dis­ cussed. Following that the particular problems associated with power minimization in video-rate pipeline ADCs is discussed. These include optimi­ zation of capacitor sizes, design of low-voltage transmission gates, and opti­ mization of switched capacitor gain blocks and operational amplifiers for minimum power dissipation. As an example of the application of these tech­ niques, the design of a power-optimized lO-bit pipeline AID converter (ADC) that achieves =1. 67 mW per MS/s of sampling rate from 1 MS/s to 20 MS/s is described. 2. Techniques for CMOS Video-Rate AID Conversion Analog-to-digital conversion techniques can be categorized in many ways. One convenient means of comparing techniques is to examine the number of "analog clock cycles" required to produce one effective output sample of the signal being quantized.
id cern-2695099
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 1995
publisher Kluwer Academic
record_format invenio
spelling cern-26950992021-04-21T18:18:50Zhttp://cds.cern.ch/record/2695099engvan de Plassche, Rudy JSansen, Willy M CHuijsing, Johan HAnalog circuit design: low-power low-voltage, integrated filters and smart powerEngineeringThe realization of signal sampling and quantization at high sample rates with low power dissipation is an important goal in many applications, includ­ ing portable video devices such as camcorders, personal communication devices such as wireless LAN transceivers, in the read channels of magnetic storage devices using digital data detection, and many others. This paper describes architecture and circuit approaches for the design of high-speed, low-power pipeline analog-to-digital converters in CMOS. Here the term high speed is taken to imply sampling rates above 1 Mhz. In the first section the dif­ ferent conversion techniques applicable in this range of sample rates is dis­ cussed. Following that the particular problems associated with power minimization in video-rate pipeline ADCs is discussed. These include optimi­ zation of capacitor sizes, design of low-voltage transmission gates, and opti­ mization of switched capacitor gain blocks and operational amplifiers for minimum power dissipation. As an example of the application of these tech­ niques, the design of a power-optimized lO-bit pipeline AID converter (ADC) that achieves =1. 67 mW per MS/s of sampling rate from 1 MS/s to 20 MS/s is described. 2. Techniques for CMOS Video-Rate AID Conversion Analog-to-digital conversion techniques can be categorized in many ways. One convenient means of comparing techniques is to examine the number of "analog clock cycles" required to produce one effective output sample of the signal being quantized.Kluwer Academicoai:cds.cern.ch:26950991995
spellingShingle Engineering
van de Plassche, Rudy J
Sansen, Willy M C
Huijsing, Johan H
Analog circuit design: low-power low-voltage, integrated filters and smart power
title Analog circuit design: low-power low-voltage, integrated filters and smart power
title_full Analog circuit design: low-power low-voltage, integrated filters and smart power
title_fullStr Analog circuit design: low-power low-voltage, integrated filters and smart power
title_full_unstemmed Analog circuit design: low-power low-voltage, integrated filters and smart power
title_short Analog circuit design: low-power low-voltage, integrated filters and smart power
title_sort analog circuit design: low-power low-voltage, integrated filters and smart power
topic Engineering
url http://cds.cern.ch/record/2695099
work_keys_str_mv AT vandeplasscherudyj analogcircuitdesignlowpowerlowvoltageintegratedfiltersandsmartpower
AT sansenwillymc analogcircuitdesignlowpowerlowvoltageintegratedfiltersandsmartpower
AT huijsingjohanh analogcircuitdesignlowpowerlowvoltageintegratedfiltersandsmartpower