Cargando…

SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme

The foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this, is t...

Descripción completa

Detalles Bibliográficos
Autor principal: Bakalis, Christos
Lenguaje:eng
Publicado: 2019
Materias:
Acceso en línea:http://cds.cern.ch/record/2703445
_version_ 1780964632510332928
author Bakalis, Christos
author_facet Bakalis, Christos
author_sort Bakalis, Christos
collection CERN
description The foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this, is the electronics system of the New Small Wheel (NSW) upgrade of the Toroidal LHC ApparatuS (ATLAS) detector, which will be comprised of a plethora of Field-Programmable Gate Arrays (FPGAs) and Application-Specific Integrated Circuits (ASICs). The Slow Control Adapter eXtension (SCAX), is an FPGA module, designed to support FPGA systems that are part of the ATLAS electronics scheme by writing into and reading back the configuration parameters of their logic. This work describes the context of the SCAX's implementation, as well as architectural considerations of the module and techniques to validate its hardware implementation.
id cern-2703445
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2019
record_format invenio
spelling cern-27034452019-12-11T18:37:12Zhttp://cds.cern.ch/record/2703445engBakalis, ChristosSCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ SchemeParticle Physics - ExperimentThe foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this, is the electronics system of the New Small Wheel (NSW) upgrade of the Toroidal LHC ApparatuS (ATLAS) detector, which will be comprised of a plethora of Field-Programmable Gate Arrays (FPGAs) and Application-Specific Integrated Circuits (ASICs). The Slow Control Adapter eXtension (SCAX), is an FPGA module, designed to support FPGA systems that are part of the ATLAS electronics scheme by writing into and reading back the configuration parameters of their logic. This work describes the context of the SCAX's implementation, as well as architectural considerations of the module and techniques to validate its hardware implementation.ATL-DAQ-PROC-2019-034oai:cds.cern.ch:27034452019-12-04
spellingShingle Particle Physics - Experiment
Bakalis, Christos
SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_full SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_fullStr SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_full_unstemmed SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_short SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_sort sca extension: a design for fpga parameter configuration within the atlas daq scheme
topic Particle Physics - Experiment
url http://cds.cern.ch/record/2703445
work_keys_str_mv AT bakalischristos scaextensionadesignforfpgaparameterconfigurationwithintheatlasdaqscheme