Cargando…

SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme

The foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this is th...

Descripción completa

Detalles Bibliográficos
Autor principal: Bakalis, Christos
Lenguaje:eng
Publicado: 2020
Materias:
Acceso en línea:http://cds.cern.ch/record/2740638
_version_ 1780968352134463488
author Bakalis, Christos
author_facet Bakalis, Christos
author_sort Bakalis, Christos
collection CERN
description The foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this is the electronics system of the New Small Wheel (NSW) upgrade of the Toroidal LHC ApparatuS (ATLAS) detector, which will be comprised of a plethora of Field-Programmable Gate Arrays (FPGAs), and Application-Specific Integrated Circuits (ASICs). These ASICs will be configured and monitored by the Slow Control Adapter (SCA), another ASIC designed for this purpose. The Slow Control Adapter eXtension (SCAX) on the other hand, is an FPGA module designed to support FPGA systems that are part of the ATLAS electronics scheme by writing into the configuration parameters or reading back any of the status registers of their logic. SCAX emulates both the I2C interface of the SCA used by the NSW ASICs, as well as the communication protocol implemented between the SCA and the back-end infrastructure. It thereby enables using the same OPC-UA server and back-end software suite that support the ASICs, to also interface with the FPGAs that are part of the same system. This work describes the context of the SCAX's implementation, alongside architectural considerations of the module, features, and techniques to validate its hardware implementation.
id cern-2740638
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2020
record_format invenio
spelling cern-27406382020-10-06T19:19:25Zhttp://cds.cern.ch/record/2740638engBakalis, ChristosSCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ SchemeParticle Physics - ExperimentThe foreseen upgrades of the Large Hadron Collider (LHC) are expected to increase the demand in throughput of the front-end and back-end electronics that support the readout of the LHC detectors. Therefore, the complexity of the electronics systems will be increased as well. An example of this is the electronics system of the New Small Wheel (NSW) upgrade of the Toroidal LHC ApparatuS (ATLAS) detector, which will be comprised of a plethora of Field-Programmable Gate Arrays (FPGAs), and Application-Specific Integrated Circuits (ASICs). These ASICs will be configured and monitored by the Slow Control Adapter (SCA), another ASIC designed for this purpose. The Slow Control Adapter eXtension (SCAX) on the other hand, is an FPGA module designed to support FPGA systems that are part of the ATLAS electronics scheme by writing into the configuration parameters or reading back any of the status registers of their logic. SCAX emulates both the I2C interface of the SCA used by the NSW ASICs, as well as the communication protocol implemented between the SCA and the back-end infrastructure. It thereby enables using the same OPC-UA server and back-end software suite that support the ASICs, to also interface with the FPGAs that are part of the same system. This work describes the context of the SCAX's implementation, alongside architectural considerations of the module, features, and techniques to validate its hardware implementation.ATL-DAQ-PROC-2020-017oai:cds.cern.ch:27406382020-10-06
spellingShingle Particle Physics - Experiment
Bakalis, Christos
SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_full SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_fullStr SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_full_unstemmed SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_short SCA eXtension: a Design for FPGA Parameter Configuration within the ATLAS DAQ Scheme
title_sort sca extension: a design for fpga parameter configuration within the atlas daq scheme
topic Particle Physics - Experiment
url http://cds.cern.ch/record/2740638
work_keys_str_mv AT bakalischristos scaextensionadesignforfpgaparameterconfigurationwithintheatlasdaqscheme