Cargando…

Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade

ATLAS detector at the Large Hadron Collider (LHC) will undergo a major Phase-II upgrade for the High Luminosity LHC (HL-LHC). The upgrade affects all major ATLAS systems, including the Trigger and Data Acquisition systems. As part of the Level-0 Trigger System, the Global Trigger uses full-granulari...

Descripción completa

Detalles Bibliográficos
Autores principales: Filimonov, Viacheslav, Bauss, Bruno, Buescher, Volker, Schaefer, Uli, Ta, Duc Bao
Lenguaje:eng
Publicado: 2020
Materias:
Acceso en línea:https://dx.doi.org/10.1109/NSS/MIC42677.2020.9507939
http://cds.cern.ch/record/2741339
_version_ 1780968385294630912
author Filimonov, Viacheslav
Bauss, Bruno
Buescher, Volker
Schaefer, Uli
Ta, Duc Bao
author_facet Filimonov, Viacheslav
Bauss, Bruno
Buescher, Volker
Schaefer, Uli
Ta, Duc Bao
author_sort Filimonov, Viacheslav
collection CERN
description ATLAS detector at the Large Hadron Collider (LHC) will undergo a major Phase-II upgrade for the High Luminosity LHC (HL-LHC). The upgrade affects all major ATLAS systems, including the Trigger and Data Acquisition systems. As part of the Level-0 Trigger System, the Global Trigger uses full-granularity calorimeter cells to perform algorithms, refines the trigger objects and applies topological requirements. The Global Trigger uses a Global Common Module (GCM) as a building block of its design. To achieve a high input and output bandwidth and substantial processing power, the GCM will host the most advanced FPGAs and optical modules. In order to evaluate the new generation of optical modules and FPGAs running at high data rates (up to 28 Gb/s), a Global Trigger Technological Demonstrator board has been designed and tested. The main hardware blocks of the board are the Xilinx Virtex Ultrascale+ 9P FPGA and a number of optical modules, including high-speed Finisar BOA and Samtec FireFly modules. Long-run link tests have been performed for the Finisar BOA and Samtec FireFly optical modules running at 25.65 and 27.58 Gb/s respectively. Successful results demonstrating a good performance of the optical modules when communicating with the FPGA have been obtained. The paper provides a hardware overview and measurement results of the Technological Demonstrator.
id cern-2741339
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2020
record_format invenio
spelling cern-27413392023-03-14T19:07:03Zdoi:10.1109/NSS/MIC42677.2020.9507939http://cds.cern.ch/record/2741339engFilimonov, ViacheslavBauss, BrunoBuescher, VolkerSchaefer, UliTa, Duc BaoGlobal Trigger Technological Demonstrator for ATLAS Phase-II upgradeParticle Physics - ExperimentATLAS detector at the Large Hadron Collider (LHC) will undergo a major Phase-II upgrade for the High Luminosity LHC (HL-LHC). The upgrade affects all major ATLAS systems, including the Trigger and Data Acquisition systems. As part of the Level-0 Trigger System, the Global Trigger uses full-granularity calorimeter cells to perform algorithms, refines the trigger objects and applies topological requirements. The Global Trigger uses a Global Common Module (GCM) as a building block of its design. To achieve a high input and output bandwidth and substantial processing power, the GCM will host the most advanced FPGAs and optical modules. In order to evaluate the new generation of optical modules and FPGAs running at high data rates (up to 28 Gb/s), a Global Trigger Technological Demonstrator board has been designed and tested. The main hardware blocks of the board are the Xilinx Virtex Ultrascale+ 9P FPGA and a number of optical modules, including high-speed Finisar BOA and Samtec FireFly modules. Long-run link tests have been performed for the Finisar BOA and Samtec FireFly optical modules running at 25.65 and 27.58 Gb/s respectively. Successful results demonstrating a good performance of the optical modules when communicating with the FPGA have been obtained. The paper provides a hardware overview and measurement results of the Technological Demonstrator.ATLAS detector at the LHC will undergo a major Phase-II upgrade for the High Luminosity LHC. The upgrade affects all major ATLAS systems, including the Trigger and Data Acquisition systems. As part of the Level-0 Trigger System, the Global Trigger uses full-granularity calorimeter cells to perform algorithms, refines the trigger objects and applies topological requirements. The Global Trigger uses a Global Common Module as the building block of its design. To achieve a high input and output bandwidth and substantial processing power, the Global Common Module will host the most advanced FPGAs and optical modules. In order to evaluate the new generation of optical modules and FPGAs running at high data rates (up to 28 Gb/s), a Global Trigger Technological Demonstrator board has been designed and tested. The main hardware blocks of the board are the Xilinx Virtex Ultrascale+ 9P FPGA and a number of optical modules, including high-speed Finisar BOA and Samtec FireFly modules. Long-run link tests have been performed for the Finisar BOA and Samtec FireFly optical modules running at 25.65 and 27.58 Gb/s respectively. Successful results demonstrating a good performance of the optical modules when communicating with the FPGA have been obtained. The paper provides a hardware overview and measurement results of the Technological Demonstrator.ATLAS detector at the LHC will undergo a major Phase-II upgrade for the High Luminosity LHC. The upgrade affects all major ATLAS systems, including the Trigger and Data Acquisition systems. As part of the Level-0 Trigger System, the Global Trigger uses full-granularity calorimeter cells to perform algorithms, refines the trigger objects and applies topological requirements. The Global Trigger uses a Global Common Module as the building block of its design. To achieve a high input and output bandwidth and substantial processing power, the Global Common Module will host the most advanced FPGAs and optical modules. In order to evaluate the new generation of optical modules and FPGAs running at high data rates (up to 28 Gb/s), a Global Trigger Technological Demonstrator board has been designed and tested. The main hardware blocks of the board are the Xilinx Virtex Ultrascale+ 9P FPGA and a number of optical modules, including high-speed Finisar BOA and Samtec FireFly modules. Long-run link tests have been performed for the Finisar BOA and Samtec FireFly optical modules running at 25.65 and 27.58 Gb/s respectively. Successful results demonstrating a good performance of the optical modules when communicating with the FPGA have been obtained. The paper provides a hardware overview and measurement results of the Technological Demonstrator.arXiv:2010.07667ATL-DAQ-PROC-2020-019oai:cds.cern.ch:27413392020-10-13
spellingShingle Particle Physics - Experiment
Filimonov, Viacheslav
Bauss, Bruno
Buescher, Volker
Schaefer, Uli
Ta, Duc Bao
Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title_full Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title_fullStr Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title_full_unstemmed Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title_short Global Trigger Technological Demonstrator for ATLAS Phase-II upgrade
title_sort global trigger technological demonstrator for atlas phase-ii upgrade
topic Particle Physics - Experiment
url https://dx.doi.org/10.1109/NSS/MIC42677.2020.9507939
http://cds.cern.ch/record/2741339
work_keys_str_mv AT filimonovviacheslav globaltriggertechnologicaldemonstratorforatlasphaseiiupgrade
AT baussbruno globaltriggertechnologicaldemonstratorforatlasphaseiiupgrade
AT bueschervolker globaltriggertechnologicaldemonstratorforatlasphaseiiupgrade
AT schaeferuli globaltriggertechnologicaldemonstratorforatlasphaseiiupgrade
AT taducbao globaltriggertechnologicaldemonstratorforatlasphaseiiupgrade