Cargando…

Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.

The Phase-2 ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) read-out link and control board (Daughterboard). The Daughterboard (DB) communicates with the off-detector electronics via two 4.6 Gbps downlin...

Descripción completa

Detalles Bibliográficos
Autores principales: Valdes Santurio, Eduardo, Silverstein, Samuel, Bohm, Christian, Dunne, Katherine Elaine, Lee, Suhyun
Lenguaje:eng
Publicado: 2020
Materias:
Acceso en línea:http://cds.cern.ch/record/2742364
_version_ 1780968505480314880
author Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
author_facet Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
author_sort Valdes Santurio, Eduardo
collection CERN
description The Phase-2 ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) read-out link and control board (Daughterboard). The Daughterboard (DB) communicates with the off-detector electronics via two 4.6 Gbps downlinks and two pairs of 9.6 Gbps uplinks. Configuration commands and LHC timing is received through the downlinks by two CERN radiation hard GBTx ASICs and propagated through Ultrascale+ FPGAs to the front-end. Simultaneously, the FPGAs send continuous high-speed readout of digitized PMT samples, slow control and monitoring data through the uplink. The design minimizes single points of failure and reduces sensitivity to SEUs and radiation damage by employing a double-redundant scheme, using Triple Mode Redundancy (TMR) and Xilinx Soft Error Mitigation (SEM) in the FPGAs, adopting Cyclic Redundancy Check (CRC) error verification in the uplinks and Forward Error Correction (FEC) in the downlinks. We present a DB redesign that brings an enhanced timing scheme, and improved radiation tolerance by mitigating Single Event Latch-up (SEL) induced errors and implementing a more robust power-up and current monitoring scheme.
id cern-2742364
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2020
record_format invenio
spelling cern-27423642022-08-20T19:57:59Zhttp://cds.cern.ch/record/2742364engValdes Santurio, EduardoSilverstein, SamuelBohm, ChristianDunne, Katherine ElaineLee, SuhyunRedesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.Particle Physics - ExperimentThe Phase-2 ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) read-out link and control board (Daughterboard). The Daughterboard (DB) communicates with the off-detector electronics via two 4.6 Gbps downlinks and two pairs of 9.6 Gbps uplinks. Configuration commands and LHC timing is received through the downlinks by two CERN radiation hard GBTx ASICs and propagated through Ultrascale+ FPGAs to the front-end. Simultaneously, the FPGAs send continuous high-speed readout of digitized PMT samples, slow control and monitoring data through the uplink. The design minimizes single points of failure and reduces sensitivity to SEUs and radiation damage by employing a double-redundant scheme, using Triple Mode Redundancy (TMR) and Xilinx Soft Error Mitigation (SEM) in the FPGAs, adopting Cyclic Redundancy Check (CRC) error verification in the uplinks and Forward Error Correction (FEC) in the downlinks. We present a DB redesign that brings an enhanced timing scheme, and improved radiation tolerance by mitigating Single Event Latch-up (SEL) induced errors and implementing a more robust power-up and current monitoring scheme.The Phase-2 ATLAS upgrade for the High Luminosity Large Hadron Collider (HL-LHC) has motivated progressive redesigns of the ATLAS Tile Calorimeter (TileCal) read-out link and control board (Daughterboard). The Daughterboard (DB) communicates with the off-detector electronics via two 4.6 Gbps downlinks and two pairs of 9.6 Gbps uplinks. Configuration commands and LHC timing is received through the downlinks by two CERN radiation hard GBTx ASICs and propagated through Ultrascale+ FPGAs to the front-end. Simultaneously, the FPGAs send continuous high-speed readout of digitized PMT samples, slow control and monitoring data through the uplink. The design minimizes single points of failure and reduces sensitivity to SEUs and radiation damage by employing a double-redundant scheme, using Triple Mode Redundancy (TMR) and Xilinx Soft Error Mitigation (SEM) in the FPGAs, adopting Cyclic Redundancy Check (CRC) error verification in the uplinks and Forward Error Correction (FEC) in the downlinks. We present a DB redesign that brings an enhanced timing scheme, and improved radiation tolerance by mitigating Single Event Latch-up (SEL) induced errors and implementing a more robust power-up and current monitoring scheme.arXiv:2010.14362ATL-TILECAL-PROC-2020-014oai:cds.cern.ch:27423642020-10-20
spellingShingle Particle Physics - Experiment
Valdes Santurio, Eduardo
Silverstein, Samuel
Bohm, Christian
Dunne, Katherine Elaine
Lee, Suhyun
Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title_full Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title_fullStr Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title_full_unstemmed Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title_short Redesign of the ATLAS Tile Calorimeter link Daughterboard for the HL-LHC.
title_sort redesign of the atlas tile calorimeter link daughterboard for the hl-lhc.
topic Particle Physics - Experiment
url http://cds.cern.ch/record/2742364
work_keys_str_mv AT valdessanturioeduardo redesignoftheatlastilecalorimeterlinkdaughterboardforthehllhc
AT silversteinsamuel redesignoftheatlastilecalorimeterlinkdaughterboardforthehllhc
AT bohmchristian redesignoftheatlastilecalorimeterlinkdaughterboardforthehllhc
AT dunnekatherineelaine redesignoftheatlastilecalorimeterlinkdaughterboardforthehllhc
AT leesuhyun redesignoftheatlastilecalorimeterlinkdaughterboardforthehllhc