Cargando…
A radiation tolerant clock generator for the CMS Endcap Timing Layer readout chip
We present the test results of a low jitter Phase Locked Loop (PLL) prototype chip for the CMS Endcap Timing Layer readout chip (ETROC). This chip is based on the improved version of a clock synthesis circuit named ljCDR from the Low-Power Gigabit Transceiver (lpGBT) project. The ljCDR is tested in...
Autores principales: | Sun, H., Sun, Q., Biereigel, S., Francisco, R., Gong, D., Huang, G., Huang, X., Kulis, S., Leroux, P., Liu, C., Liu, T., Moreira, P., Prinzie, J., Wu, J., Ye, J., Zhang, L., Zhang, W. |
---|---|
Lenguaje: | eng |
Publicado: |
2021
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1748-0221/17/03/C03038 http://cds.cern.ch/record/2790445 |
Ejemplares similares
-
Methods for clock signal characterization using FPGA resources
por: Biereigel, S, et al.
Publicado: (2020) -
Radiation-tolerant all-digital clock generators for HEP applications
por: Biereigel, S, et al.
Publicado: (2023) -
A Low Noise Fault Tolerant Radiation Hardened 2.56 Gbps Clock-Data Recovery Circuit With High Speed Feed Forward Correction in 65 nm CMOS
por: Biereigel, Stefan, et al.
Publicado: (2019) -
Radiation-Tolerant Digitally Controlled Ring Oscillator in 65-nm CMOS
por: Biereigel, Stefan, et al.
Publicado: (2022) -
Radiation hard true single-phase-clock logic for high-speed circuits in 28 nm CMOS
por: Klekotko, A, et al.
Publicado: (2023)