Cargando…

Timepix4, a pixel detector readout chip with sub-200 ps timestamp binning

<!--HTML--><p><span><span><span><span><span style="color:black">Hybrid pixel detectors remain the only detector technology able to provide noise-hit-free detection with precise time tagging in high-rate environments. By using the latest available h...

Descripción completa

Detalles Bibliográficos
Autor principal: Llopart Cudie, Xavi
Lenguaje:eng
Publicado: 2022
Materias:
Acceso en línea:http://cds.cern.ch/record/2803037
Descripción
Sumario:<!--HTML--><p><span><span><span><span><span style="color:black">Hybrid pixel detectors remain the only detector technology able to provide noise-hit-free detection with precise time tagging in high-rate environments. By using the latest available high density CMOS processes data driven readout schemes can be implemented permitting trigger free readout opening new opportunities in high energy physics and other applications</span></span></span><span><span><span style="color:black">. </span></span></span><span><span><span style="color:black">Decoupling the sensor from the readout ASIC allows novel detector morphologies and materials to be adopted. The Timepix4</span></span></span><span><span><span style="color:black"> ASIC contains 448</span></span></span>&nbsp;<span><span><span style="color:black">x</span></span></span>&nbsp;<span><span><span style="color:black">512 pixels compatible with an array of sensor pixels of 55</span></span></span>&nbsp;<span><span><span style="color:black">µm</span></span></span>&nbsp;<span><span><span style="color:black">x</span></span></span>&nbsp;<span><span><span style="color:black">55 µm for a total active area of ~7 cm2. By using TSV technology for the IO pads, on-chip pad to pixel redistribution and ‘hiding’ all active peripheral circuitry under the pixel bump pads</span></span></span><span><span><span style="color:black">,</span></span></span><span><span><span style="color:black"> we have designed a 4-side buttable chip with an effective active area &gt; 99.5</span></span></span><span><span><span style="color:black">%</span></span></span><span><span><span style="color:black">. In </span></span></span><span><span><span style="color:black">Data Driven</span></span></span><span><span><span style="color:black"> mode each detected event</span></span></span><span><span><span style="color:black"> is registered with a Time-Over-Threshold precision of &lt;&nbsp;100&nbsp;e- rms and tagged to a time bin of 195&nbsp;ps</span></span></span><span><span><span style="color:black">. </span></span></span><span><span><span style="color:black">The seminar will present the new ASIC in the context of its successful predecessors, Timepix3 and VELOpix, reviewing briefly some applications. While focusing mainly on the functionality and measured results of the Timepix4 ASIC we will also outline ideas for the next generation of Timepix chips.</span></span></span></span></span></p>