Cargando…
Study of low power front-ends for hybrid pixel detectors with sub-ns time tagging
Power consumption is always a concern in the design of readout chips for hybrid pixel detectors. The Timepix3 chip is capable of dealing with up to 80 Mhits/cm$^2$/sec and tagging each hit within a time bin of 1.56 ns. At full speed the Timepix3 chip will consume 1.3 W. We consider how to reduce pow...
Autores principales: | Llopart, X, Alozy, J, Ballabriga, R, Campbell, M, Egidos, N, Fernandez, J M, Heijne, E, Kremastiotis, I, Santin, E, Tlustos, L, Sriskaran, V, Poikela, T |
---|---|
Lenguaje: | eng |
Publicado: |
2019
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1748-0221/14/01/c01024 http://cds.cern.ch/record/2816644 |
Ejemplares similares
-
New architecture for the analog front-end of Medipix4
por: Sriskaran, V, et al.
Publicado: (2020) -
Timepix4, a large area pixel detector readout chip which can be tiled on 4 sides providing sub-200 ps timestamp binning
por: Llopart, X, et al.
Publicado: (2022) -
Introducing Timepix2, a frame-based pixel detector readout ASIC measuring energy deposition and arrival time
por: Wong, W S, et al.
Publicado: (2020) -
Towards a new generation of pixel detector readout chips
por: Campbell, M, et al.
Publicado: (2016) -
Design of the analog front-end for the Timepix3 and Smallpix hybrid pixel detectors in 130 nm CMOS technology
por: Gaspari, M De, et al.
Publicado: (2014)