Cargando…
FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits
When studying the behavior of a field programmable gate array (FPGA) under radiation, the most commonly used methodology consists in evaluating the single-event effect (SEE) cross section of its elements individually. However, this method does not allow the estimation of the device failure rate when...
Autores principales: | , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2022
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/TNS.2022.3162037 http://cds.cern.ch/record/2823941 |
_version_ | 1780973658858061824 |
---|---|
author | Scialdone, Antonio Ferraro, Rudy Garcia Alia, Ruben Sterpone, Luca Danzeca, Salvatore Masi, Alessandro |
author_facet | Scialdone, Antonio Ferraro, Rudy Garcia Alia, Ruben Sterpone, Luca Danzeca, Salvatore Masi, Alessandro |
author_sort | Scialdone, Antonio |
collection | CERN |
description | When studying the behavior of a field programmable gate array (FPGA) under radiation, the most commonly used methodology consists in evaluating the single-event effect (SEE) cross section of its elements individually. However, this method does not allow the estimation of the device failure rate when using a custom design. An alternative approach based on benchmark circuits is presented in this article. It allows standardized application-level testing, which makes the comparison between different FPGAs easier. Moreover, it allows the evaluation of the FPGA failure rate independent of the application that will be implemented. The employed benchmark circuit belongs to the ITC’99 benchmark suite developed at Politecnico di Torino. Using the proposed methodology, the response of four FPGAs—the NG-Medium, the ProASIC3, the SmartFusion2, and the PolarFire—was evaluated under high-energy protons. Radiation tests with thermal neutrons were also conducted on the PolarFire to assess its potential sensitivity to them. Moreover, its performances in terms of total ionizing dose (TID) effects have been evaluated by measuring the degradation of the propagation delay during irradiation. |
id | cern-2823941 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2022 |
record_format | invenio |
spelling | cern-28239412023-03-23T09:21:31Zdoi:10.1109/TNS.2022.3162037http://cds.cern.ch/record/2823941engScialdone, AntonioFerraro, RudyGarcia Alia, RubenSterpone, LucaDanzeca, SalvatoreMasi, AlessandroFPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test CircuitsAccelerators and Storage RingsWhen studying the behavior of a field programmable gate array (FPGA) under radiation, the most commonly used methodology consists in evaluating the single-event effect (SEE) cross section of its elements individually. However, this method does not allow the estimation of the device failure rate when using a custom design. An alternative approach based on benchmark circuits is presented in this article. It allows standardized application-level testing, which makes the comparison between different FPGAs easier. Moreover, it allows the evaluation of the FPGA failure rate independent of the application that will be implemented. The employed benchmark circuit belongs to the ITC’99 benchmark suite developed at Politecnico di Torino. Using the proposed methodology, the response of four FPGAs—the NG-Medium, the ProASIC3, the SmartFusion2, and the PolarFire—was evaluated under high-energy protons. Radiation tests with thermal neutrons were also conducted on the PolarFire to assess its potential sensitivity to them. Moreover, its performances in terms of total ionizing dose (TID) effects have been evaluated by measuring the degradation of the propagation delay during irradiation.oai:cds.cern.ch:28239412022 |
spellingShingle | Accelerators and Storage Rings Scialdone, Antonio Ferraro, Rudy Garcia Alia, Ruben Sterpone, Luca Danzeca, Salvatore Masi, Alessandro FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title | FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title_full | FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title_fullStr | FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title_full_unstemmed | FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title_short | FPGA Qualification and Failure Rate Estimation Methodology for LHC Environments Using Benchmarks Test Circuits |
title_sort | fpga qualification and failure rate estimation methodology for lhc environments using benchmarks test circuits |
topic | Accelerators and Storage Rings |
url | https://dx.doi.org/10.1109/TNS.2022.3162037 http://cds.cern.ch/record/2823941 |
work_keys_str_mv | AT scialdoneantonio fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits AT ferrarorudy fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits AT garciaaliaruben fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits AT sterponeluca fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits AT danzecasalvatore fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits AT masialessandro fpgaqualificationandfailurerateestimationmethodologyforlhcenvironmentsusingbenchmarkstestcircuits |