Cargando…
Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade
The High-Luminosity Large Hadron Collider (HL-LHC) will deliver more than ten times the integrated luminosity of the previous runs 1-3 combined. Meeting higher throughput requirements poses new challenges to the Trigger and Data Acquisition (TDAQ) systems of the LHC experiments. In the framework of...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
2022
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/2835123 |
_version_ | 1780975629920894976 |
---|---|
author | Bonini, Filiberto |
author_facet | Bonini, Filiberto |
author_sort | Bonini, Filiberto |
collection | CERN |
description | The High-Luminosity Large Hadron Collider (HL-LHC) will deliver more than ten times the integrated luminosity of the previous runs 1-3 combined. Meeting higher throughput requirements poses new challenges to the Trigger and Data Acquisition (TDAQ) systems of the LHC experiments. In the framework of the ATLAS experiment’s Phase-II Upgrade, new and improved trigger hardware and algorithms will be implemented onto a single-level, 10 $\mu s$-latency architecture. The Global Trigger is a new subsystem which will bring event-filter capabilities by performing offline-like algorithms on full-granularity calorimeter data. The implementation of the functionality is firmware-focused and composed of several processing nodes, which are hosted on identical hardware, called Global Common Module (GCM). GCM is an Advanced Telecommunications Computing Architecture front board. A matching rear-transition module (RTM), called Generic RTM (GRM) was also developed to mitigate the risks deriving from complex design and power management. GRM features an advanced Xilinx Versal Prime system-on-chip and can handle communication with the Front-End Link eXchange (FELIX) subsystem and trigger processors thought optical links, for readout and control. Additionally, GRM mounts a Low-Power GigaBit Transceiver (lpGBT) chip which enables emulation of the detector front-ends for integration tests. This summary presents the GRM hardware design and the testing of its key functionalities. |
id | cern-2835123 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2022 |
record_format | invenio |
spelling | cern-28351232023-06-12T08:55:54Zhttp://cds.cern.ch/record/2835123engBonini, FilibertoHardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II UpgradeParticle Physics - ExperimentThe High-Luminosity Large Hadron Collider (HL-LHC) will deliver more than ten times the integrated luminosity of the previous runs 1-3 combined. Meeting higher throughput requirements poses new challenges to the Trigger and Data Acquisition (TDAQ) systems of the LHC experiments. In the framework of the ATLAS experiment’s Phase-II Upgrade, new and improved trigger hardware and algorithms will be implemented onto a single-level, 10 $\mu s$-latency architecture. The Global Trigger is a new subsystem which will bring event-filter capabilities by performing offline-like algorithms on full-granularity calorimeter data. The implementation of the functionality is firmware-focused and composed of several processing nodes, which are hosted on identical hardware, called Global Common Module (GCM). GCM is an Advanced Telecommunications Computing Architecture front board. A matching rear-transition module (RTM), called Generic RTM (GRM) was also developed to mitigate the risks deriving from complex design and power management. GRM features an advanced Xilinx Versal Prime system-on-chip and can handle communication with the Front-End Link eXchange (FELIX) subsystem and trigger processors thought optical links, for readout and control. Additionally, GRM mounts a Low-Power GigaBit Transceiver (lpGBT) chip which enables emulation of the detector front-ends for integration tests. This summary presents the GRM hardware design and the testing of its key functionalities.ATL-DAQ-SLIDE-2022-511oai:cds.cern.ch:28351232022-09-30 |
spellingShingle | Particle Physics - Experiment Bonini, Filiberto Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title | Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title_full | Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title_fullStr | Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title_full_unstemmed | Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title_short | Hardware Design and Testing of the Generic Rear Transition Module for the Global Trigger Subsystem of ATLAS Phase-II Upgrade |
title_sort | hardware design and testing of the generic rear transition module for the global trigger subsystem of atlas phase-ii upgrade |
topic | Particle Physics - Experiment |
url | http://cds.cern.ch/record/2835123 |
work_keys_str_mv | AT boninifiliberto hardwaredesignandtestingofthegenericreartransitionmodulefortheglobaltriggersubsystemofatlasphaseiiupgrade |