Cargando…
TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links
The high luminosity expected in the second phase of the upgrades of the Large Hadron Collider (LHC phase-2 upgrades) will pose unprecedented challenges to its four experiments in terms of collisions density—also known as pile-up—per beam crossing. Disentangling the vertices of 200 simultaneous colli...
Autores principales: | , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2023
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/tns.2023.3240539 http://cds.cern.ch/record/2851142 |
_version_ | 1780977104120184832 |
---|---|
author | Mendes, Eduardo Baron, Sophie Hegeman, Jeroen Troska, Jan Loukas, Nikitas |
author_facet | Mendes, Eduardo Baron, Sophie Hegeman, Jeroen Troska, Jan Loukas, Nikitas |
author_sort | Mendes, Eduardo |
collection | CERN |
description | The high luminosity expected in the second phase of the upgrades of the Large Hadron Collider (LHC phase-2 upgrades) will pose unprecedented challenges to its four experiments in terms of collisions density—also known as pile-up—per beam crossing. Disentangling the vertices of 200 simultaneous collisions every 25 ns requires high granularity in the detectors, as well as extremely precise and stable timing. While short-term timing stability is usually a concern addressed in timing distribution systems, long-term variations due to changing environmental conditions can accumulate through distribution chains and can dominate the overall timing stability of the systems they serve. Timing distribution systems in LHC experiments typically use high-speed links and clock recovery. This article presents a logic core that can be used to mitigate long-term temperature variations in high-speed links. The timing compensated link (TCLink) is an open-source firmware core fully integrated in Xilinx Ultrascale Field Programmable Gate Arrays (FPGAs). It demonstrates picosecond-level phase precision over timing distribution systems, improving the overall timing stability in physics experiments. |
id | cern-2851142 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2023 |
record_format | invenio |
spelling | cern-28511422023-03-21T10:39:28Zdoi:10.1109/tns.2023.3240539http://cds.cern.ch/record/2851142engMendes, EduardoBaron, SophieHegeman, JeroenTroska, JanLoukas, NikitasTCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed LinksAccelerators and Storage RingsThe high luminosity expected in the second phase of the upgrades of the Large Hadron Collider (LHC phase-2 upgrades) will pose unprecedented challenges to its four experiments in terms of collisions density—also known as pile-up—per beam crossing. Disentangling the vertices of 200 simultaneous collisions every 25 ns requires high granularity in the detectors, as well as extremely precise and stable timing. While short-term timing stability is usually a concern addressed in timing distribution systems, long-term variations due to changing environmental conditions can accumulate through distribution chains and can dominate the overall timing stability of the systems they serve. Timing distribution systems in LHC experiments typically use high-speed links and clock recovery. This article presents a logic core that can be used to mitigate long-term temperature variations in high-speed links. The timing compensated link (TCLink) is an open-source firmware core fully integrated in Xilinx Ultrascale Field Programmable Gate Arrays (FPGAs). It demonstrates picosecond-level phase precision over timing distribution systems, improving the overall timing stability in physics experiments.oai:cds.cern.ch:28511422023 |
spellingShingle | Accelerators and Storage Rings Mendes, Eduardo Baron, Sophie Hegeman, Jeroen Troska, Jan Loukas, Nikitas TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title | TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title_full | TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title_fullStr | TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title_full_unstemmed | TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title_short | TCLink: A Fully Integrated Open Core for Timing Compensation in FPGA-Based High-Speed Links |
title_sort | tclink: a fully integrated open core for timing compensation in fpga-based high-speed links |
topic | Accelerators and Storage Rings |
url | https://dx.doi.org/10.1109/tns.2023.3240539 http://cds.cern.ch/record/2851142 |
work_keys_str_mv | AT mendeseduardo tclinkafullyintegratedopencorefortimingcompensationinfpgabasedhighspeedlinks AT baronsophie tclinkafullyintegratedopencorefortimingcompensationinfpgabasedhighspeedlinks AT hegemanjeroen tclinkafullyintegratedopencorefortimingcompensationinfpgabasedhighspeedlinks AT troskajan tclinkafullyintegratedopencorefortimingcompensationinfpgabasedhighspeedlinks AT loukasnikitas tclinkafullyintegratedopencorefortimingcompensationinfpgabasedhighspeedlinks |