Cargando…

FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider

The ATLAS Pixel Detector in the Large Hadron Collider uses a system of FPGAs in the off-detector readout system. The Read Out Driver (ROD) is a major component of the system that handles processing of front end data and sending it to the next stages of filtering and storage. This thesis starts wit...

Descripción completa

Detalles Bibliográficos
Autor principal: Roychoudhury, Sanjukta
Lenguaje:eng
Publicado: 2023
Materias:
Acceso en línea:http://cds.cern.ch/record/2860606
_version_ 1780977756541026304
author Roychoudhury, Sanjukta
author_facet Roychoudhury, Sanjukta
author_sort Roychoudhury, Sanjukta
collection CERN
description The ATLAS Pixel Detector in the Large Hadron Collider uses a system of FPGAs in the off-detector readout system. The Read Out Driver (ROD) is a major component of the system that handles processing of front end data and sending it to the next stages of filtering and storage. This thesis starts with a background on the detector and readout system and moves on to discuss efforts in support and development of ROD firmware. The first project investigated anomalous behavior in the ROD Histogrammer. This was understood and resolved after testing in the SR1 facility, which has a mockup of the detector hardware. The second project, called Smart L1A Forwarding, was restarted in 2022 with an objective to mitigate desynchronization of data in Pixel during the challenging conditions of Run-3. Initial development and tests in SR1 and the detector have shown promising results. Further modifications have been made in an attempt to resolve issues found during testing; these modifications are being tested in the detector
id cern-2860606
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2023
record_format invenio
spelling cern-28606062023-07-27T10:40:03Zhttp://cds.cern.ch/record/2860606engRoychoudhury, SanjuktaFPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron ColliderDetectors and Experimental TechniquesEngineeringThe ATLAS Pixel Detector in the Large Hadron Collider uses a system of FPGAs in the off-detector readout system. The Read Out Driver (ROD) is a major component of the system that handles processing of front end data and sending it to the next stages of filtering and storage. This thesis starts with a background on the detector and readout system and moves on to discuss efforts in support and development of ROD firmware. The first project investigated anomalous behavior in the ROD Histogrammer. This was understood and resolved after testing in the SR1 facility, which has a mockup of the detector hardware. The second project, called Smart L1A Forwarding, was restarted in 2022 with an objective to mitigate desynchronization of data in Pixel during the challenging conditions of Run-3. Initial development and tests in SR1 and the detector have shown promising results. Further modifications have been made in an attempt to resolve issues found during testing; these modifications are being tested in the detectorCERN-THESIS-2023-060oai:cds.cern.ch:28606062023-06-01T16:27:23Z
spellingShingle Detectors and Experimental Techniques
Engineering
Roychoudhury, Sanjukta
FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title_full FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title_fullStr FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title_full_unstemmed FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title_short FPGA Design Upgrades for the ATLAS Pixel Readout System in the Large Hadron Collider
title_sort fpga design upgrades for the atlas pixel readout system in the large hadron collider
topic Detectors and Experimental Techniques
Engineering
url http://cds.cern.ch/record/2860606
work_keys_str_mv AT roychoudhurysanjukta fpgadesignupgradesfortheatlaspixelreadoutsysteminthelargehadroncollider