Cargando…

Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications

The increase in complexity and size of modern ASIC designs in the HEP community and the use of advanced semiconductor fabrication processes raises the need for a shift toward a more abstract design methodology, that takes advantage of modularity and programmability to achieve a faster turnaround tim...

Descripción completa

Detalles Bibliográficos
Autores principales: Andorno, M, Andersen, M, Borghello, G, Caratelli, A, Ceresa, D, Dhaliwal, J, Kloukinas, K, Pejasinovic, R
Lenguaje:eng
Publicado: 2023
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/18/01/C01018
http://cds.cern.ch/record/2861844
_version_ 1780977847330930688
author Andorno, M
Andersen, M
Borghello, G
Caratelli, A
Ceresa, D
Dhaliwal, J
Kloukinas, K
Pejasinovic, R
author_facet Andorno, M
Andersen, M
Borghello, G
Caratelli, A
Ceresa, D
Dhaliwal, J
Kloukinas, K
Pejasinovic, R
author_sort Andorno, M
collection CERN
description The increase in complexity and size of modern ASIC designs in the HEP community and the use of advanced semiconductor fabrication processes raises the need for a shift toward a more abstract design methodology, that takes advantage of modularity and programmability to achieve a faster turnaround time both for design and verification. This contribution will present two complementary approaches, one using a RISC-V based System-on-Chip (SoC) and the other based on Application-Specific Instruction set Processors (ASIP). The SoC uses the PicoRV32 open-source RISC-V core and a rad-hard version of the AMBA APB bus to connect peripherals and is primarily geared towards control and monitoring applications. This solution is a demonstrator of what can become a more complete fully radiation-tolerant SoC platform with a standardized interconnect and an IP block library, to serve as the starting point for future ASIC designs. The ASIP based approach targets more the design of data path elements and the use in data processing applications. The presented approach makes use of a commercial ASIP Designer EDA tool to demonstrate an integrated workflow to define, benchmark and optimize an ASIP for a specific use case, starting from a general-purpose processor.
id cern-2861844
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2023
record_format invenio
spelling cern-28618442023-06-14T18:27:09Zdoi:10.1088/1748-0221/18/01/C01018http://cds.cern.ch/record/2861844engAndorno, MAndersen, MBorghello, GCaratelli, ACeresa, DDhaliwal, JKloukinas, KPejasinovic, RRad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applicationsDetectors and Experimental TechniquesThe increase in complexity and size of modern ASIC designs in the HEP community and the use of advanced semiconductor fabrication processes raises the need for a shift toward a more abstract design methodology, that takes advantage of modularity and programmability to achieve a faster turnaround time both for design and verification. This contribution will present two complementary approaches, one using a RISC-V based System-on-Chip (SoC) and the other based on Application-Specific Instruction set Processors (ASIP). The SoC uses the PicoRV32 open-source RISC-V core and a rad-hard version of the AMBA APB bus to connect peripherals and is primarily geared towards control and monitoring applications. This solution is a demonstrator of what can become a more complete fully radiation-tolerant SoC platform with a standardized interconnect and an IP block library, to serve as the starting point for future ASIC designs. The ASIP based approach targets more the design of data path elements and the use in data processing applications. The presented approach makes use of a commercial ASIP Designer EDA tool to demonstrate an integrated workflow to define, benchmark and optimize an ASIP for a specific use case, starting from a general-purpose processor.oai:cds.cern.ch:28618442023
spellingShingle Detectors and Experimental Techniques
Andorno, M
Andersen, M
Borghello, G
Caratelli, A
Ceresa, D
Dhaliwal, J
Kloukinas, K
Pejasinovic, R
Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title_full Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title_fullStr Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title_full_unstemmed Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title_short Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
title_sort rad-hard risc-v soc and asip ecosystems studies for high-energy physics applications
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.1088/1748-0221/18/01/C01018
http://cds.cern.ch/record/2861844
work_keys_str_mv AT andornom radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT andersenm radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT borghellog radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT caratellia radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT ceresad radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT dhaliwalj radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT kloukinask radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications
AT pejasinovicr radhardriscvsocandasipecosystemsstudiesforhighenergyphysicsapplications