Cargando…

First implementation of the MEPHISTO binary readout architecture for strip detectors

Today's front-end readout chips for multi-channel silicon strip detectors use pipeline-like structures for temporary storage of hit information until arrival of a trigger signal. This approach leads to large-area chips when long trigger latencies are necessary. The MEPHISTO architecture uses a...

Descripción completa

Detalles Bibliográficos
Autor principal: Fischer, P
Lenguaje:eng
Publicado: 2001
Materias:
Acceso en línea:https://dx.doi.org/10.1016/S0168-9002(00)01283-3
http://cds.cern.ch/record/512959
Descripción
Sumario:Today's front-end readout chips for multi-channel silicon strip detectors use pipeline-like structures for temporary storage of hit information until arrival of a trigger signal. This approach leads to large-area chips when long trigger latencies are necessary. The MEPHISTO architecture uses a different concept. Hit strips are identified in real time and only the relevant binary hit information is stored in FIFOs. For the typical occupancies in LHC detectors of approximately=1 hit per dock cycle this architecture requires less than half the chip area of a typical binary pipeline. This reduces the system cost considerably. At a lower data rate, operation with very long trigger latencies or even without any trigger is possible due to the real-time data sparsification. The Mephisto II architecture is presented and the expected performance is discussed. (6 refs).